# **10th Generation Intel<sup>®</sup> Core™ Processors** **Datasheet, Volume 1 of 2** Supporting 10th Generation Intel<sup>®</sup> Core<sup>™</sup> Processor Families, Intel<sup>®</sup> Pentium<sup>®</sup> Processors, Intel<sup>®</sup> Celeron<sup>®</sup> Processors for U, H, and S Platforms, formerly known as Comet Lake July 2020 **Revision 005** Document Number: 615211-005 You may not use or facilitate the use of this document in connection with any infringement or other legal analysis concerning Intel products described herein. You agree to grant Intel a non-exclusive, royalty-free license to any patent claim thereafter drafted which includes subject matter disclosed herein. No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document. Intel technologies' may require enabled hardware, software or service activation. Your costs and results may vary. #### No product or component can be absolutely secure. The products described may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Intel disclaims all express and implied warranties, including without limitation, the implied warranties of merchantability, fitness for a particular purpose, and non-infringement, as well as any warranty arising from course of performance, course of dealing, or usage in trade. All information provided here is subject to change without notice. Contact your Intel representative to obtain the latest Intel product specifications and roadmaps Copies of documents which have an order number and are referenced in this document may be obtained by calling 1-800-548-4725 or visit www.intel.com/design/literature.htm. © Intel Corporation. The Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. \*Other names and brands may be claimed as the property of others. # **Contents** | 1 | Intro | oduction | 1 | 9 | |---|------------|----------|-------------------------------------------------------------------|----------| | _ | 1.1 | | sor Volatility Statement | | | | 1.2 | | ted Technologies | | | | 1.3 | | Management Support | | | | 1.5 | 1.3.1 | Processor Core Power Management | | | | | 1.3.1 | System Power Management | | | | | | Memory Controller Power Management | | | | | 1.3.4 | Processor Graphics Power Management | ⊥∠<br>12 | | | 1.4 | _ | al Management Support | | | | | | | | | | 1.5 | | e Support | | | | 1.6<br>1.7 | | sor Testability | | | | | | ion System Support | | | | 1.8 | | ology | | | | 1.9 | | d Documents | | | 2 | Inte | rfaces | | 17 | | | 2.1 | System | n Memory Interface | 17 | | | | 2.1.1 | System Memory Technology Supported | | | | | 2.1.2 | System Memory Timing Support | | | | | 2.1.3 | System Memory Organization Modes | | | | | 2.1.4 | System Memory Frequency | | | | | 2.1.5 | Technology Enhancements of Intel® Fast Memory Access (Intel® FMA) | 23 | | | | 2.1.6 | Data Scrambling | 23 | | | | 2.1.7 | ECC H-Matrix Syndrome Codes | | | | | 2.1.8 | DDR I/O Interleaving | | | | | 2.1.9 | Data Swapping | | | | | 2.1.10 | DRAM Clock Generation | | | | | | DRAM Reference Voltage Generation | | | | | | Data Swizzling | | | | 2.2 | PCI Ex | press* Graphics Interface (PEG) | 26 | | | | 2.2.1 | PCI Express* Support | | | | | 2.2.2 | PCI Express* Architecture | | | | | 2.2.3 | PCI Express* Configuration Mechanism | | | | | 2.2.4 | PCI Express* Equalization Methodology | | | | 2.3 | Direct | Media Interface (DMI) | | | | | 2.3.1 | DMI Error Flow | | | | | 2.3.2 | DMI Link Down | | | | 2.4 | Process | sor Graphics | | | | | 2.4.1 | API Support (Windows*) | | | | | 2.4.2 | Media Support (Intel® QuickSync and Clear Video Technology HD) | | | | | 2.4.3 | Switchable/Hybrid Graphics | | | | | 2.4.4 | Graphics Gen 9 LP Video Analytics | | | | | 2.4.5 | Gen 9 LP (9th Generation Low Power) Block Diagram | | | | 2.5 | Display | Interfaces | | | | | 2.5.1 | DDI Configuration | | | | | 2.5.2 | eDP* Bifurcation | 36 | | | | 2.5.3 | Display Technologies | | | | | 2.5.4 | DisplayPort* | | | | | 2.5.5 | High-Definition Multimedia Interface (HDMI*) | | | | | 2.5.6 | Digital Video Interface (DVI) | | | | | 2.5.7 | Embedded DisplayPort* (eDP*) | | | | | 2.5.8 Integrated Audio | | |---|------|------------------------------------------------------------------------------------------------------------------------------------|------| | | | 2.5.9 Multiple Display Configurations (Dual Channel DDR) | | | | | 2.5.10 Multiple Display Configurations (Single Channel DDR) | . 44 | | | | 2.5.11 High-bandwidth Digital Content Protection (HDCP) | . 44 | | | | 2.5.12 Display Link Data Rate Support | | | | | 2.5.13 Display Bit Per Pixel (BPP) Support | . 45 | | | | 2.5.14 Display Resolution per Link Width | . 45 | | | 2.6 | Platform Environmental Control Interface (PECI) | . 45 | | | | 2.6.1 PECI Bus Architecture | | | 2 | Taab | nnologies | 40 | | 3 | | | | | | 3.1 | Intel® Virtualization Technology (Intel® VT) | . 48 | | | | 3.1.1 Intel <sup>®</sup> Virtualization Technology (Intel <sup>®</sup> VT) for IA-32, Intel <sup>®</sup> 64 and Intel <sup>®</sup> | 40 | | | | Architecture (Intel <sup>®</sup> VT-X) | . 40 | | | | 3.1.2 Intel <sup>®</sup> Virtualization Technology (Intel <sup>®</sup> VT) for Directed I/O (Intel <sup>®</sup> VT-d) | . 51 | | | 2.2 | 3.1.3 Intel® APIC Virtualization Technology (Intel® APICv) | . 53 | | | 3.2 | Power and Performance Technologies3.2.1 Intel <sup>®</sup> Hyper-Threading Technology (Intel <sup>®</sup> HT Technology) | . 54 | | | | 3.2.1 Intel® Hyper-Inreading Technology (Intel® HT Technology) | . 54 | | | | 3.2.2 Intel® Turbo Boost Technology 2.0 | . 55 | | | | 3.2.3 Intel® Thermal Velocity Boost (TVB) | . 55 | | | | 3.2.4 Intel® Turbo Boost Max Technology 3.0 | . 55 | | | | 3.2.5 Intel® Advanced Vector Extensions 2 (Intel® AVX2) | . 50 | | | | 3.2.6 Intel® 64 Architecture x2APIC | . 56 | | | | 3.2.7 Power Aware Interrupt Routing (PAIR) | . 5/ | | | 2.2 | 3.2.8 Intel® Transactional Synchronization Extensions (Intel® TSX-NI) | | | | 3.3 | Debug Technologies | . 50 | | | | 3.3.1 Intel <sup>®</sup> Processor Trace | | | 4 | Pow | er Management | . 59 | | | 4.1 | Advanced Configuration and Power Interface (ACPI) States Supported | . 61 | | | 4.2 | Processor IA Core Power Management | . 63 | | | | 4.2.1 OS/HW Controlled P-states | . 63 | | | | 4.2.2 Low-Power Idle States | . 64 | | | | 4.2.3 Requesting Low-Power Idle States | | | | | 4.2.4 Processor IA Core C-State Rules | . 65 | | | | 4.2.5 Package C-States | | | | | 4.2.6 Package C-States and Display Resolutions | . 69 | | | 4.3 | Integrated Memory Controller (IMC) Power Management | . 70 | | | | 4.3.1 Disabling Unused System Memory Outputs | | | | | 4.3.2 DRAM Power Management and Initialization | . 71 | | | | 4.3.3 DDR Electrical Power Gating (EPG) | . 73 | | | | 4.3.4 Power Training | | | | 4.4 | Direct Media Interface (DMI) Power Management | | | | 4.5 | Processor Graphics Power Management | | | | | 4.5.1 Memory Power Savings Technologies | | | | | 4.5.2 Display Power Savings Technologies | . 75 | | | | 4.5.3 Processor Graphics Core Power Savings Technologies | | | | 4.6 | System Agent Enhanced Intel Speedstep® Technology | . 77 | | | 4.7 | Voltage Optimization | | | | 4.8 | ROP (Rest Of Platform) PMIC | . 77 | | 5 | Ther | rmal Management | 70 | | , | 5.1 | Processor Thermal Management | | | | ٥.1 | 5.1.1 Thermal Considerations | | | | | 5.1.2 Intel® Turbo Boost Technology 2.0 Power Monitoring | אר | | | | 5.1.3 Intel <sup>®</sup> Turbo Boost Technology 2.0 Power Control | . טנ | | | | 5.1.5 15. Tarbo boost realinging, Livitorial condition in infiliation in incident | | | | 5.2 | | Configurable TDP (cTDP) and Low-Power Mode | 83<br>87<br>87 | |-----|--------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | | 5.3<br>5.4 | S-Proce<br>5.4.1<br>5.4.2 | ocessor Line Thermal and Power Specificationsessor Line Thermal and Power Specifications<br>Thermal Profile for PCG 2015D Processor<br>Thermal Profile for PCG 2015B Processor | 91<br>100<br>102 | | | | 5.4.3<br>5.4.4<br>5.4.5<br>5.4.6 | Thermal Profile for PCG 2015W Processor | 104<br>104 | | 6 | Signa | al Descr | -iption | 109 | | • | 6.1 | System | Memory Interface | 109 | | | 6.2 | | press* Graphics (PEG) Signals | | | | 6.3<br>6.4 | | Media Interface (DMI) Signals | | | | 6.5 | | and Miscellaneous Signalsded DisplayPort* (eDP*) Signals | | | | 6.6 | | Interface Signals | | | | 6.7 | | sor Clocking Signals | | | | 6.8 | Testab | ility Signals | 115 | | | 6.9 | | nd Thermal Protection Signals | | | | 6.10 | | sor Power Rails | | | | 6.11<br>6.12 | | d, Reserved and Non-Critical to Function (NCTF) Signalssor Internal Pull-Up / Pull-Down Terminations | | | 7 | Elect | | ecifications | | | | 7.1 | | sor Power Rails | | | | | 7.1.1 | Power and Ground Pins | | | | | 7.1.2 | V <sub>CC</sub> Voltage Identification (VID) | | | | 7.2 | • | ecifications | | | | | 7.2.1<br>7.2.2 | Processor Power Rails DC Specifications | | | 8 | Pack | | chanical Specifications | | | | 8.1 | | e Mechanical Attributes | | | | 8.2 | | e Loading Specifications | | | | 8.3 | Packag | e Storage Specifications | 134 | | Fig | ures | | | | | 1. | | | ssor Line Platforms | | | _ | | | or Line Platform | | | | | | Memory Technology Operations | | | | | | (IL) and Non-Interleave (NIL) Modes Mapping | | | | | | ss* Related Register Structures in the Processor | | | | | | ytics Common Use Cases | | | | | | t* Overviewt* | | | | | | erview | | | | | | or PECI Host-Clients Connection | | | | | | or PECI EC Connection | | | | | | Domain Mapping Structures | | | 4 | | | Power States | | | 4-2 | Processor Package and IA Core C-States | | |------|--------------------------------------------------------------------------------|------| | 4-3 | Idle Power Management Breakdown of the Processor IA Cores | | | 4-4 | Package C-State Entry and Exit | | | 5-1 | Package Power Control | . 81 | | 5-2 | Thermal Test Vehicle Thermal Profile for PCG 2015D Processor | 100 | | 5-3 | Thermal Test Vehicle Thermal Profile for PCG 2015C Processor | 101 | | 5-4 | Thermal Test Vehicle Thermal Profile for PCG 2015B Processor | 102 | | 5-5 | Thermal Test Vehicle Thermal Profile for PCG 2015W Processor | 103 | | 5-6 | Thermal Test Vehicle (TTV) Case Temperature (TCASE) Measurement Location | | | 5-7 | Digital Thermal Sensor (DTS) 1.1 Definition Points | | | 5-8 | Digital Thermal Sensor (DTS) 1.1 Definition Points | | | 7-1 | Input Device Hysteresis | | | | | | | | | | | Tab | les | | | | 1-1Processor Lines | 9 | | 2-1 | Processor DDR Memory Speed Support | | | 2-2 | Processor DDR Memory Speed Support | | | 2-3 | Supported DDR4 ECC UDIMM Module Configurations | 18 | | 2-4 | Supported DDR4 Non-ECC UDIMM Module Configurations | 18 | | 2-6 | Supported DDR4 ECC SODIMM Module Configurations (H-Processor Line) | | | 2-7 | Supported DDR4 Memory Down Device Configurations (H/U-v1 Processor Lines) | | | 2-5 | Supported DDR4 Non-ECC SODIMM Module Configurations (H/U-v1 Processor Lines) | | | | Supported LPDDR3 x32 DRAMs Configuration (U-v1 Processor Line) | | | 2-8 | | | | 2-9 | Supported LPDDR3 x64 DRAMs Configurations (U-v1-Processor Line) | | | 2-10 | DRAM System Memory Timing Support | . 20 | | | DRAM System Memory Timing Support (LPDDR3) | | | | SA Speed Enhanced Speed steps (SA-GV) and Gear Mode Frequencies | | | | Interleave (IL) and Non-Interleave (NIL) Modes Pin Mapping | | | | PCI Express* Bifurcation and Lane Reversal Mapping | | | | PCI Express* Maximum Transfer Rates and Theoretical Bandwidth | | | | Hardware Accelerated Video Decoding | | | | Hardware Accelerated Video Encode | | | | Switchable/Hybrid Graphics Support | | | | DDI Ports Availability | | | | VGA and Embedded DisplayPort* (eDP*) Bifurcation Summary | | | | VGA and Embedded DisplayPort* (eDP*) Bifurcation Summary | | | | Embedded DisplayPort* (eDP*)/DDI Ports Availability | | | | Display Technologies Support | | | | VGA and Embedded DisplayPort* (eDP*) Bifurcation Summary | | | | Display Resolutions and Link Bandwidth for Multi-Stream Transport Calculations | | | | Processor Supported Audio Formats Over HDMI* and DisplayPort* | | | | Maximum Display Resolution | | | 2-19 | Maximum Display Resolution | . 43 | | 2-20 | U-v1 Processor Display Resolution Configuration | . 44 | | 2-21 | Display Resolution and Link Rate Support | . 44 | | 2-22 | Supported Resolutions for HBR (2.7 GBps) by Link Width | | | 2-23 | Supported Resolutions for HBR2 (5.4 GBps) by Link Width | | | 4-1 | System States | | | 4-2 | Processor IA Core / Package State Support | | | 4-3 | Integrated Memory Controller (IMC) States | | | 4-4 | PCI Express* Link States | | | 4-5 | Direct Media Interface (DMI) States | | | 4-6 | G, S, and C Interface State Combinations | | | 4-7 | Deepest Package C-State Available | | | - | | | | 4-8 | Targeted Memory State Conditions | /2 | |------|------------------------------------------------------------------------------------------|-------| | 4-9 | Package C-States with PCIe* Link States Dependencies | 74 | | 5-1 | Configurable TDP Modes | | | 5-2 | TDP Specifications (U/H-Processor Line) | 88 | | 5-3 | Package Turbo Specifications (U/H-Processor Line) | 90 | | 5-4 | Junction Temperature Specifications | 90 | | 5-5 | TDP Specifications (S-Processor Line) | 91 | | 5-6 | Package Turbo Specifications (S-Processor Lines) | | | 5-7 | Low Power and TTV Specifications (S-Processor Line) | 98 | | 5-9 | T <sub>CONTROL</sub> Offset Configuration Part B (S-Processor Line - Client) | | | 5-8 | T <sub>CONTROL</sub> Offset Configuration Part A (S-Processor Line - Client) | 99 | | | Thermal Test Vehicle Thermal Profile for PCG 2015D Processor | | | 5-11 | Thermal Test Vehicle Thermal Profile for PCG 2015C Processor | . 101 | | 5-12 | Thermal Test Vehicle Thermal Profile for PCG 2015B Processor | . 102 | | | Thermal Test Vehicle Thermal Profile for PCG 2015W Processor | | | 5-14 | Digital Thermal Sensor (DTS) 1.1 Thermal Solution Performance Above T <sub>CONTROL</sub> | . 106 | | 5-15 | Thermal Margin Slope | | | 6-1 | Signal Tables Terminology | | | 6-2 | LPDDR3 Memory Interface | | | 6-3 | DDR4 Memory Interface | | | 6-4 | System Memory Reference and Compensation Signals | | | 6-5 | Processor Power Rails Signals | | | 6-6 | Processor Ground Rails Signals | | | 6-7 | GND, RSVD, EDGECAP and NCTF Signals | | | 7-1 | Processor IA Core (Vcc) Active and Idle Mode DC Voltage and Current Specifications | | | 7-2 | Processor Graphics (Vcc <sub>GT</sub> ) Supply DC Voltage and Current Specifications | | | 7-3 | Memory Controller (VDDQ) Supply DC Voltage and Current Specifications | | | 7-4 | System Agent (VccSA) Supply DC Voltage and Current Specifications | | | 7-5 | Processor I/O (Vcc <sub>IO</sub> ) Supply DC Voltage and Current Specifications | | | 7-6 | Vcc Sustain (VccST) Supply DC Voltage and Current Specifications | | | 7-7 | Vcc Sustain Gated (VccSTG) Supply DC Voltage and Current Specifications | | | 7-8 | Processor PLL (VccPLL) Supply DC Voltage and Current Specifications | | | 7-9 | PECI DC Electrical Limits | . 132 | # **Revision History** | Document<br>Number | Revision<br>Number | Description | Date | |--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | | 001 | Initial Release | September 2019 | | 615211 | 002 | Added H Processor Chapter 5, "TDP Specifications (U/H-Processor Line)" Added Frequency range to U V1 Processor. Added a note in Section 5.3, "U/H-Processor Line Thermal and Power Specifications" | | | | 003 | Added S Processor | April 2020 | | | 004 | Updated Chapter 5, "Thermal Management" | May 2020 | | | 005 | Updated Chapter 5, "Thermal Management" and Chapter 7,<br>"Electrical Specifications" | June 2020 | §§ ## 1 Introduction 10th Gen Intel<sup>®</sup> Core<sup>™</sup> Processor U/S/H is built on 14-nanometer process technology. The U-Processor Line is offered in a 1-Chip Platform that includes $Intel^{\circledR}$ Chipset Families Platform Controller Hub (PCH) die on the same package as the processor die. Refer Figure 1-2. The following table describes the processor lines covered in this document. Table 1-1. Processor Lines (Sheet 1 of 2) | Processor Line <sup>1</sup> | Package | Base TDP | Processor<br>IA Cores | Graphics<br>Configuration | Platform Type | | |---------------------------------|---------|----------|-----------------------|---------------------------|---------------|--| | | | | 2 | GT2 | 1-Chip | | | II Durana Iia | BGA1528 | 15W | 4 | | | | | U <sub>v1</sub> -Processor Line | DGA1526 | 1500 | 6 | | | | | | | | 2 | GT1 | | | | | | | 6 | | | | | U <sub>v2</sub> -Processor Line | BGA1528 | 17W | 4 | GT2 | 1-Chip | | | | | | 2 | | | | | | | | 8 | | | | | H-Processor Line | BGA1440 | 45W | 6 | GT2 | 2-Chip | | | | | | 4 | | | | | H-Processor Line | BGA1440 | 45W | 8 | GT2 | 2-Chip | | | XeonW | BGA1440 | 4300 | 6 | GIZ | 2-Chip | | | | | 125W | 8 | GT2/GT0 | | | | | | 65W | | GT2/GT0 | 2-Chip | | | | | 35W | | GT2 | | | | | | 125W | | GT2/GT0 | | | | | | 65W | | GT2/GT0 | | | | | | 35W | | GT2 | | | | S-Processor Line<br>(DT) | LGA1200 | 125W | | GT2/GT0 | | | | | | 65W | | GT2/GT0 | | | | | | 35W | | GT2 | | | | | | 65W | 4 | GT2 | | | | | | 35W | 4 | GT2 | | | | | | 58W | 2 | CT2/CT1 | | | | | | 35W | 2 | GT2/GT1 | | | | | | 125W | 10/8/6 | | | | | | | 80W | 10 | | | | | S-Processor Line<br>(DT) XeonW | LGA1200 | 80W | 8 | GT2 | 2-Chip | | | ., | | 80W | 6 | | | | | | | 35W | 10 | | | | Table 1-1. Processor Lines (Sheet 2 of 2) | P | rocessor Line <sup>1</sup> | Package | Base TDP | Processor<br>IA Cores | Graphics<br>Configuration | Platform Type | |-------------|------------------------------------------------|---------|----------|-----------------------|---------------------------|---------------| | <b>No</b> : | Notes: 1. Processor Lines offering may change. | | | | | | **Figure 1-1.** H/S-Processor Line Platforms Figure 1-2. U-Processor Line Platform ## 1.1 Processor Volatility Statement 10th Gen Intel $^{\$}$ Core $^{тм}$ U/S/H Processor do not retain any end user data when powered down and/or when the processor is physically removed. **Note:** Power down refers to state which all processor power rails are off. ## 1.2 Supported Technologies - Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) - Intel<sup>®</sup> Active Management Technology 11.0 (Intel<sup>®</sup> AMT 11.0) - Intel® Trusted Execution Technology (Intel® TXT) - Intel<sup>®</sup> Streaming SIMD Extensions 4.2 (Intel<sup>®</sup> SSE4.2) - Intel<sup>®</sup> Hyper-Threading Technology (Intel<sup>®</sup> HT Technology) - Intel® 64 Architecture - Execute Disable Bit - Intel<sup>®</sup> Turbo Boost Technology 2.0 - Intel® Advanced Vector Extensions 2 (Intel® AVX2) - Intel® Advanced Encryption Standard New Instructions (Intel® AES-NI) - PCLMULQDQ (Perform Carry-Less Multiplication Quad word) Instruction - Intel<sup>®</sup> Transactional Synchronization Extensions (Intel<sup>®</sup> TSX-NI) - PAIR Power Aware Interrupt Routing - SMEP Supervisor Mode Execution Protection - Intel<sup>®</sup> Boot Guard - Intel® Software Guard Extensions (Intel® SGX) - Intel<sup>®</sup> Memory Protection Extensions (Intel<sup>®</sup> MPX) - GMM Scoring Accelerator - Intel<sup>®</sup> Processor Trace - High Definition Content Protection (HDCP) 2.2 **Note:** The availability of the features may vary between processor SKUs. Refer to Chapter 3, "Technologies" for more information. ## 1.3 Power Management Support ## 1.3.1 Processor Core Power Management - Full support of ACPI C-states as implemented by the following processor C-states: - C0, C1, C1E, C3, C6, C7, C8, C9, C10 - Enhanced Intel SpeedStep<sup>®</sup> Technology **Note:** Refer to Section 4.2 for more information. ## 1.3.2 System Power Management • S0/S0ix, S3, S4, S5 Refer to Chapter 4, "Power Management" for more information. ## 1.3.3 Memory Controller Power Management - Disabling Unused System Memory Outputs - DRAM Power Management and Initialization - Initialization Role of CKE - · Conditional Self-Refresh - Dynamic Power Down - DRAM I/O Power Management - DDR Electrical Power Gating (EPG) - Power training Refer to Section 4.3 for more information. ## 1.3.4 Processor Graphics Power Management ## 1.3.4.1 Memory Power Savings Technologies - Intel<sup>®</sup> Rapid Memory Power Management (Intel<sup>®</sup> RMPM) - Intel® Smart 2D Display Technology (Intel® S2DDT) ### 1.3.4.2 Display Power Savings Technologies - Intel<sup>®</sup> (Seamless and Static) Display Refresh Rate Switching (DRRS) with eDP\* port - Intel<sup>®</sup> Automatic Display Brightness - Smooth Brightness - Intel<sup>®</sup> Display Power Saving Technology (Intel<sup>®</sup> DPST 6) - Panel Self-Refresh 2 (PSR 2) - Low Power Single Pipe (LPSP) ## 1.3.4.3 Graphics Core Power Savings Technologies - Intel<sup>®</sup> Graphics Dynamic Frequency - Intel<sup>®</sup> Graphics Render Standby Technology (Intel<sup>®</sup> GRST) - Dynamic FPS (Intel<sup>®</sup> DFPS) Refer to Section 4.4 for more information. ## 1.4 Thermal Management Support - · Digital Thermal Sensor - Intel Adaptive Thermal Monitor - THERMTRIP# and PROCHOT# support - On-Demand Mode - Memory Open and Closed Loop Throttling - Memory Thermal Throttling - External Thermal Sensor (TS-on-DIMM and TS-on-Board) - · Render Thermal Throttling - Fan speed control with DTS - Intel® Turbo Boost Technology 2.0 Power Control Refer to Chapter 5, "Thermal Management" for more information. ## 1.5 Package Support The processor is available in the following packages: - A 46 mm x 24 mm BGA package (BGA1528) for U-Processor Line - A 28 mm x 42 mm BGA package (BGA1440) for H-Processor Line • A 37.5 mm x 37.5 mm LGA package (LGA1200) for S-Processor Line ## 1.6 Processor Testability An XDP on-board connector is warmly recommended to enable full debug capabilities. For the processor SKUs, a merged XDP connector is highly recommended to enable lower C-state debug. Note: When separate XDP connectors will be used at C8-C10 states, the processor will need to be waked up using the PCH. ## 1.7 Operation System Support | Processor Line | Windows* 10 64-bit | os x | Linux* OS | Chrome* OS | |------------------|--------------------|------|-----------|------------| | S-processor line | Yes | Yes | Yes | Yes | | H-processor line | Yes | Yes | Yes | No | | U-Processor line | Yes | Yes | Yes | Yes | ## 1.8 Terminology | Term | Description | |------------------------------|---------------------------------------------------------------------------------------------------------| | 4K | Ultra High Definition (UHD) | | AES | Advanced Encryption Standard | | AGC | Adaptive Gain Control | | BLT | Block Level Transfer | | ВРР | Bits per Pixel | | CDR | Clock and Data Recovery | | CTLE | Continuous Time Linear Equalizer | | DDI | Digital Display Interface for DP or HDMI*/DVI | | DDR4/DDR4-RS | Dual Data Rate 4. Fourth-Generation Double Data Rate SDRAM Memory Technology RS - Reduced Standby Power | | DFE | Decision Feedback Equalizer | | DMA | Direct Memory Access | | DMI | Direct Media Interface | | DTT/ Dynamic Tuning/<br>DPTF | Dynamic Tuning Technology | | DP* | DisplayPort* | | DTS | Digital Thermal Sensor | | ECC | Error Correction Code - used to fix DDR transactions errors | | eDP* | embedded DisplayPort* | | EU | Execution Unit in the Processor Graphics | | GSA | Graphics in System Agent | | HDCP | High-bandwidth Digital Content Protection | | HDMI* | High Definition Multimedia Interface | | IMC | Integrated Memory Controller | | Term | Description | |----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Intel <sup>®</sup> 64 Technology | 64-bit Memory Extensions to the IA-32 Architecture | | Intel <sup>®</sup> DPST | Intel <sup>®</sup> Display Power Saving Technology | | Intel <sup>®</sup> PTT | Intel® Platform Trust Technology | | Intel® TSX-NI | Intel® Transactional Synchronization Extensions | | Intel <sup>®</sup> TXT | Intel® Trusted Execution Technology | | Intel <sup>®</sup> VT | Intel® Virtualization Technology. Processor Virtualization, when used in conjunction with Virtual Machine Monitor software, enables multiple, robust independent software environments inside a single platform. | | Intel <sup>®</sup> VT-d | Intel® Virtualization Technology (Intel® VT) for Directed I/O. Intel® VT-d is a hardware assist, under system software (Virtual Machine Manager or OS) control, for enabling I/O device Virtualization. Intel® VT-d also brings robust security by providing protection from errant DMAs by using DMA remapping, a key feature of Intel® VT-d. | | IOV | I/O Virtualization | | ISP | Image Signal Processor | | LFM | Low Frequency Mode. corresponding to the Enhanced Intel SpeedStep® Technology's lowest voltage/frequency pair. It can be read at MSR CEh [47:40]. | | LLC | Last Level Cache | | LPDDR3 | Low Power Third-generation Double Data Rate SDRAM memory technology | | LPM | Low-Power Mode.The LPM Frequency is less than or equal to the LFM Frequency. The LPM TDP is lower than the LFM TDP as the LPM configuration limits the processor to single thread operation | | LPSP | Low-Power Single Pipe | | LSF | Lowest Supported Frequency. This frequency is the lowest frequency where manufacturing confirms logical functionality under the set of operating conditions. | | МСР | Multi Chip Package - includes the processor and the PCH. In some SKUs it might have additional On-Package Cache. | | MFM | Minimum Frequency Mode. MFM is the minimum ratio supported by the processor and can be read from MSR CEh [55:48]. | | MLC | Mid-Level Cache | | NCTF | Non-Critical to Function. NCTF locations are typically redundant ground or non-critical reserved balls/lands, so the loss of the solder joint continuity at end of life conditions will not affect the overall product functionality. | | РСН | Platform Controller Hub. The chipset with centralized platform capabilities including the main I/O interfaces along with display connectivity, audio features, power management, manageability, security, and storage features. The PCH may also be referred as "chipset". | | PECI | Platform Environment Control Interface | | PEG | PCI Express* Graphics | | PL1, PL2, PL3 | Power Limit 1, Power Limit 2, Power Limit 3 | | Processor | The 64-bit multi-core component (package) | | Processor Core | The term "processor core" refers to Si die itself, which can contain multiple execution cores. Each execution core has an instruction cache, data cache, and 256-KB L2 cache. All execution cores share the LLC. | | Processor Graphics | Intel Processor Graphics | | PSR | Panel Self-Refresh | | Rank | A unit of DRAM corresponding to four to eight devices in parallel, ignoring ECC. These devices are usually, but not always, mounted on a single side of a SODIMM. | | SCI | System Control Interrupt. SCI is used in the ACPI protocol. | | SDP | Scenario Design Power. | | Term | Description | |--------------------|-----------------------------------------------------| | SGX | Software Guard Extension | | SHA | Secure Hash Algorithm | | SSC | Spread Spectrum Clock | | Storage Conditions | Refer Section 8.3, "Package Storage Specifications" | | STR | Suspend to RAM | | TAC | Thermal Averaging Constant | | TCC | Thermal Control Circuit | | TDP | Thermal Design Power | | ТОВ | Tolerance Budget | | TTV TDP | Thermal Test Vehicle TDP | | V <sub>CC</sub> | Processor Core Power Supply | | V <sub>CCGT</sub> | Processor Graphics Power Supply | | V <sub>CCIO</sub> | I/O Power Supply | | V <sub>CCSA</sub> | System Agent Power Supply | | V <sub>CCST</sub> | Vcc Sustain Power Supply | | V <sub>DDQ</sub> | DDR Power Supply | | VLD | Variable Length Decoding | | VPID | Virtual Processor ID | | V <sub>SS</sub> | Processor Ground | ## 1.9 Related Documents | Document | Location | |-----------------------------------------------------------------|---------------------------------------------------------------| | Advanced Configuration and Power Interface 3.0 | http://www.acpi.info/ | | LPDDR3 Specification | http://www.jedec.org | | DDR4 Specification | http://www.jedec.org | | High Definition Multimedia Interface specification revision 1.4 | http://www.hdmi.org/manufacturer/speci-<br>fication.aspx | | Embedded DisplayPort* Specification revision 1.4 | http://www.vesa.org/vesa.standards/ | | DisplayPort* Specification revision 1.2 | http://www.vesa.org/vesa.standards/ | | PCI Express* Base Specification Revision 3.0 | http://www.pcisig.com/specifications | | Intel® 64 and IA-32 Architectures Software Developer's Manuals | http://www.intel.com/products/processor/<br>manuals/index.htm | § § ## 2 Interfaces ## 2.1 System Memory Interface - Two channels of LPDDR3, LPDDR4x and DDR4 memory with a maximum of two DIMMs per channel. DDR technologies, number of DIMMs per channel, number of ranks per channel are SKU dependent. - UDIMM, SoDIMM, and Memory Down support (based on SKU) - Single-channel and dual-channel memory organization modes - Data burst length of eight for all memory organization modes - LPDDR3 I/O voltage of 1.2 V - DDR4 I/O Voltage of 1.2 V - 64-bit wide channels - ECC/Non-ECC UDIMM and SODIMM DDR4 support (based on SKU) - ECC is supported by S-Processor Line Servers and Server Workstations, and by H-Processor Line Mobile workstations SKUs only. - Theoretical maximum memory bandwidth of: - 33.3 GB/s in dual-channel mode assuming 2133 MT/s - 37.5 GB/s in dual-channel mode assuming 2400 MT/s - 41.6 GB/s in dual-channel mode assuming 2666 MT/s - 45.8 GB/s in dual-channel mode assuming 2933 MT/s #### Note: Memory down of all technologies (DDR4/LPDDR3/LPDDR4x) should be implemented homogeneously, which means that all DRAM devices should be from the same vendor and have the same part number. Implementing a mix of DRAM devices may cause serious signal integrity and functional issues.S-Processor Lines memory interface is configured to one DIMM per Channel, the processor can use either of the DIMMs, DIMM0 or DIMM1, signals CTRL[1:0] or CTRL[3:2]. ## 2.1.1 System Memory Technology Supported The Integrated Memory Controller (IMC) supports LPDDR3, LPDDR4x and DDR4 protocols with two independent, 64-bit wide channels. #### Table 2-2. Processor DDR Memory Speed Support | Processor Line | DDR4 Memory<br>Down<br>[MT/s] | DDR4 1DPC <sup>1</sup> [MT/s] | DDR4 2DPC<br>[MT/s] | LPDDR3<br>[MT/s] | |-----------------------------------------|-------------------------------|-------------------------------|---------------------|------------------| | S-Processor Line (DT UDIMM) 6+2 | N/A | 2666 | 2666 <sup>2</sup> | N/A | | S-Processor Line (DT UDIMM) 10+2 | N/A | 2933 | 2933 <sup>2</sup> | N/A | | S-Processor Line (AIO SoDIMM) 6+2 | N/A | 2666 <sup>3</sup> | 2133 <sup>2,4</sup> | N/A | | S-Processor Line (AIO SoDIMM) 10+2 | N/A | 2933 <sup>3</sup> | 2133 <sup>2,4</sup> | N/A | | H-Processor Line 8+2 | 2933 | 2933 <sup>3</sup> | 2400 <sup>2</sup> | N/A | | U <sub>v1</sub> -Processor line 6+2/4+2 | 2666 | 2666 <sup>3</sup> | N/A | 2133 | #### Table 2-2. Processor DDR Memory Speed Support | Processor Line | DDR4 Memory<br>Down<br>[MT/s] | DDR4 1DPC <sup>1</sup><br>[MT/s] | DDR42DPC<br>[MT/s] | LPDDR3<br>[MT/s] | |----------------|-------------------------------|----------------------------------|--------------------|------------------| |----------------|-------------------------------|----------------------------------|--------------------|------------------| #### Notes: - 1DPC refers to when only 1 DIMM slot per Channel is routed. 2DPC refers to when 2 DIMM slots per Channel are routed and are fully populated or partially populated with 1 DIMM only. - H-Processor DDR4 2DPC is supported when channel is populated with the same UDIMM/SODIMM part number. - 3. DDR4 2666 MT/s or higher support is limited to SoDIMM raw cards versions A, C, and E, D and G. - 4. S-Processor SoDIMM 2DPC is limited to 2133 MT/s due to Daisy Chain topology - DDR4 SoDIMM/UDIMM Modules: - Standard 8 GB and 16 GB technologies and addressing are supported for x8 and x16 devices. There is no support for memory modules with different technologies or capacities on opposite sides of the same memory module. If one side of a memory module is populated, the other side is either identical or empty. - DDR4 Memory Down: Single rank x8, x16 (based on SKU) - LPDDR3 Memory Down: Single and Dual Rank x32/x64 (based on SKU)LPDDR4x Memory Down: Single and Dual Rank x32/x64 (based on SKU) ## 2.1.1.1 DDR4 Supported Memory Modules and Devices #### Table 2-3. Supported DDR4 ECC UDIMM Module Configurations | Raw Card<br>Version | DIMM<br>Capacity | DRAM Device<br>Technology | DRAM<br>Organization | # of DRAM<br>Devices | # of<br>Ranks | # of Row/<br>Col<br>Address<br>Bits | # of<br>Banks<br>Inside<br>DRAM | Page<br>Size | |---------------------|------------------|---------------------------|----------------------|----------------------|---------------|-------------------------------------|---------------------------------|--------------| | D | 8 GB | 8 GB | 1024M x 8 | 9 | 1 | 16/10 | 16 | 8 K | | D | 16 GB | 16 GB <sup>1</sup> | 2048M x 8 | 9 | 1 | 17/10 | 16 | 8 K | | Е | 16 GB | 8 GB | 1024M x 8 | 18 | 2 | 16/10 | 16 | 8 K | | Е | 32 GB | 16 GB <sup>1</sup> | 2048M x 8 | 18 | 2 | 17/10 | 16 | 8 K | #### Note: - 1. Pending on sample availability. - 2. Not all S -Processors support ECC, ECC support depend on Processor skew, refer DCI for support capabilities. Table 2-4. Supported DDR4 Non-ECC UDIMM Module Configurations | Raw Card<br>Version | DIMM<br>Capacity | DRAM Device<br>Technology | DRAM<br>Organization | # of DRAM<br>Devices | # of<br>Ranks | # of Row/<br>Col<br>Address<br>Bits | # of<br>Banks<br>Inside<br>DRAM | Page<br>Size | |---------------------|------------------|---------------------------|----------------------|----------------------|---------------|-------------------------------------|---------------------------------|--------------| | Α | 8 GB | 8 GB | 1024M x 8 | 8 | 1 | 16/10 | 16 | 8 K | | Α | 16 GB | 16 GB <sup>1</sup> | 2048M x 8 | 8 | 1 | 17/10 | 16 | 8 K | | С | 4 GB | 8 GB | 512M x 16 | 4 | 1 | 16/10 | 8 | 8 K | | С | 8 GB | 16 GB <sup>1</sup> | 1024M x 16 | 4 | 1 | 17/10 | 8 | 8 K | | В | 16 GB | 8 GB | 1024M x 8 | 16 | 2 | 16/10 | 16 | 8 K | | В | 32 GB | 16 GB | 2048M x 8 | 16 | 2 | 17/10 | 16 | 8 K | #### Note: Pending on sample availability. **Table 2-5.** Supported DDR4 Non-ECC SODIMM Module Configurations (H/U-v1 Processor Lines) | Raw<br>Card<br>Version | DIMM<br>Capacity | DRAM Device<br>Technology | DRAM<br>Organization | # of DRAM<br>Devices | # of<br>Ranks | # of Row/<br>Col<br>Address<br>Bits | # of<br>Banks<br>Inside<br>DRAM | Page<br>Size | |------------------------|--------------------|---------------------------|----------------------|----------------------|---------------|-------------------------------------|---------------------------------|--------------| | Α | 8 GB | 8 GB | 1024M x 8 | 8 | 1 | 16/10 | 16 | 8 K | | Α | 16 GB <sup>1</sup> | 16 GB | 2048M x 8 | 8 | 1 | 17/10 | 16 | 8 K | | В | 16 GB | 8 GB | 1024M x 8 | 16 | 2 | 16/10 | 16 | 8 K | | С | 4 GB | 8 GB | 512M x 16 | 4 | 1 | 16/10 | 8 | 8 K | | С | 8 GB <sup>1</sup> | 16 GB | 1024M x 16 | 4 | 1 | 17/10 | 8 | 8 K | | Е | 16 GB | 8 GB | 1024M x 8 | 16 | 2 | 16/10 | 16 | 8 K | | Е | 32 GB | 16 GB | 2048M x 8 | 16 | 2 | 17/10 | 16 | 8 K | **Table 2-6.** Supported DDR4 ECC SODIMM Module Configurations (H-Processor Line) | Raw Card<br>Version | DIMM<br>Capacity | DRAM<br>Device<br>Technology | DRAM<br>Organization | # of<br>DRAM<br>Devices | # of<br>Ranks | # of Row/Col<br>Address Bits | # of Banks<br>Inside DRAM | Page<br>Size | |---------------------|------------------|------------------------------|----------------------|-------------------------|---------------|------------------------------|---------------------------|--------------| | D | 8 GB | 8 GB | 1024M x 8 | 9 | 1 | 16/10 | 16 | 8 K | | D | 16 GB | 16 GB <sup>1</sup> | 2048M x 8 | 9 | 1 | 17/10 | 16 | 8 K | | G | 16 GB | 8 GB | 1024M x 8 | 18 | 2 | 16/10 | 16 | 8 K | | G | 32 GB | 16 GB <sup>1</sup> | 2048M x 8 | 18 | 2 | 17/10 | 16 | 8 K | | Н | 16 GB | 8 GB | 1024M x 8 | 18 | 2 | 16/10 | 16 | 8 K | | Н | 32 GB | 16 GB <sup>1</sup> | 2048M x 8 | 18 | 2 | 17/10 | 16 | 8 K | **Table 2-7. Supported DDR4 Memory Down Device Configurations (H/U-v1 Processor** Lines) | Maximum<br>System<br>Capacity | PKG Type<br>(Die bits x<br>PKG Bits) | DRAM<br>Organization /<br>PKG Type | PKG<br>Density | Die Density | PKGs Per<br>Channel | Banks<br>Inside<br>DRAM | Rank Per<br>Channel | Page<br>Size | |-------------------------------|--------------------------------------|------------------------------------|----------------|-------------|---------------------|-------------------------|---------------------|--------------| | 16 GB | SDP <sup>2</sup> 8x8 | 1028Mx8 | 8 GB | 8 GB | 8 | 16 | 1 | 8K | | 32 GB | SDP 8x8 | 2048Mx8 | 16 GB | 16 GB | 8 | 16 | 1 | 8K | | 8 GB | SDP 16x16 | 512Mx16 | 8 GB | 8 GB | 4 | 8 | 1 | 8K | | 16 GB <sup>1</sup> | SDP 16x16 | 1024Mx16 | 16 GB | 16 GB | 4 | 8 | 1 | 8K | | 16 GB | DDP <sup>2</sup> 8x16 | 1024Mx16 | 16 GB | 8 GB | 4 | 16 | 1 | 8K | | 32 GB <sup>1</sup> | DDP 8x16 | 2048Mx16 | 32 GB | 16 GB | 4 | 16 | 1 | 8K | Notes: 1. Not all H-Processors support ECC, ECC support depend on Processor SKU, refer DCI for support capabilities. <sup>1.</sup> SDP = Single Die Package, DDP = Dual Die Package. Table 2-8. Supported LPDDR3 x32 DRAMs Configuration (U-v1 Processor Line) | Maximum<br>System<br>Capacity | PKG Type<br>(Dies bits<br>x PKG<br>Bits) | DRAM<br>Organization<br>/ PKG Type | Die<br>Density | PKG<br>Density | Dies Per<br>Channel | PKGs Per<br>Channel | Physical<br>Device<br>Rank | Banks<br>Inside<br>DRAM | Page<br>Size | |-------------------------------|------------------------------------------|------------------------------------|----------------|----------------|---------------------|---------------------|----------------------------|-------------------------|--------------| | 2 GB | SDP 32x32 | 128Mx32 | 4 GB | 4 GB | 2 | 2 | 1 | 8 | 8K | | 4 GB | DDP 32x32 | 256Mx32 | 4 GB | 8 GB | 4 | 2 | 2 | 8 | 8K | | 8 GB | QDP 16x32 | 512Mx32 | 4 GB | 16 GB | 8 | 2 | 2 | 8 | 8K | | 4 GB | SDP 32x32 | 256Mx32 | 8 GB | 8 GB | 2 | 2 | 1 | 8 | 8K | | 8 GB | DDP 32x32 | 512Mx32 | 8 GB | 16 GB | 4 | 2 | 2 | 8 | 8K | | 16 GB | QDP 16x32 | 1024Mx32 | 8 GB | 32 GB | 8 | 2 | 2 | 8 | 8K | #### Notes: - 1. x32 devices are 178 balls. - 2. SDP = Single Die Package, DDP = Dual Die Package, QDP = Quad Die Package. Table 2-9. Supported LPDDR3 x64 DRAMs Configurations (U-v1-Processor Line) | Maximum<br>System<br>Capacity | PKG Type<br>(Dies bits<br>x PKG<br>Bits) | DRAM<br>Organization<br>/ PKG Type | Die<br>Density | PKG<br>Density | Dies Per<br>Channel | PKGs Per<br>Channel | Physical<br>Device<br>Rank | Banks<br>Inside<br>DRAM | Page<br>Size | |-------------------------------|------------------------------------------|------------------------------------|----------------|----------------|---------------------|---------------------|----------------------------|-------------------------|--------------| | 2 GB | DDP 32x64 | 128Mx64 | 4 GB | 8 GB | 2 | 1 | 1 | 8 | 8K | | 4 GB | QDP 32x64 | 256Mx64 | 4 GB | 16 GB | 4 | 1 | 2 | 8 | 8K | | 4 GB | DDP 32x64 | 256Mx64 | 8 GB | 16 GB | 2 | 1 | 1 | 8 | 8K | | 8 GB | QDP 32x64 | 512Mx64 | 8 GB | 32 GB | 4 | 1 | 2 | 8 | 8K | #### Notes: - x64 devices are 253 balls. - 2. DDP = Dual Die Package, QDP = Quad Die Package. ## 2.1.2 System Memory Timing Support The IMC supports the following DDR Speed Bin, CAS Write Latency (CWL), and command signal mode timings on the main memory interface: - tCL = CAS Latency - tRCD = Activate Command to READ or WRITE Command delay - tRP = PRECHARGE Command Period - CWL = CAS Write Latency - Command Signal modes: - 1N indicates a new DDR4 command may be issued every clock - 2N indicates a new DDR4 command may be issued every two clocks Table 2-10. DRAM System Memory Timing Support (Sheet 1 of 2) | DRAM<br>Device | Transfer<br>Rate (MT/s) | tCL (tCK) | tRCD<br>(tCK) | tRP (tCK) | CWL (tCK) | DPC<br>(SODIMM<br>Only) | CMD<br>Mode | |----------------|-------------------------|-----------|---------------|-----------|-----------|-------------------------|-------------| | DDR4 | 2133 | 15/16 | 14/15/16 | 15/16 | 11/14/14 | 1 or 2 | 1N/2N | | DDR4 | 2400 | 17 | 17 | 17 | 12/16/16 | 1 or 2 | 2N | #### Table 2-10. DRAM System Memory Timing Support (Sheet 2 of 2) | DRAM<br>Device | Transfer<br>Rate (MT/s) | tCL (tCK) | tRCD<br>(tCK) | tRP (tCK) | CWL (tCK) | DPC<br>(SODIMM<br>Only) | CMD<br>Mode | |----------------|-------------------------|-----------|---------------|-----------|--------------------------------|-------------------------|-------------| | DDR4 | 2666 | 19 | 19 | 19 | 9/10/11/<br>12/14/16/<br>18 | 1 or 2 | 2N | | DDR4 | 2933 | 21 | 21 | 21 | 9/10/11/<br>12/14/16/<br>18/20 | 1 or 2 | 2N | #### Table 2-11. DRAM System Memory Timing Support (LPDDR3) | DRAM<br>Device | Transfer<br>Rate (MT/s) | tCL (tCK) | tRCD (tCK) | tRPpb <sup>1</sup><br>(tCK) | tRPab <sup>2</sup><br>(tCK) | CWL (tCK) | |----------------|-------------------------|-----------|------------|-----------------------------|-----------------------------|-----------| | LPDDR3 | 2133 | 16 | 20 | 20 | 23 | 13 | #### Notes: - 1. tRPpb = Row Precharge typical time (single bank). - 2. tRPab = Row Precharge typical time (all banks). #### Table 2-12. SA Speed Enhanced Speed steps (SA-GV) and Gear Mode Frequencies | Technology | DDR Maximum Rate<br>[MT/s] | Low DDR CLK<br>[MT/s] | Maximum DDR CLK<br>[MT/s] | |------------|----------------------------|-----------------------|---------------------------| | | 2400 | 1333 | 2400 | | DDR4 | 2666 | 1333 | 2666 | | | 2933 | 1333 | 2933 | | LPDDR3 | 2133 | 1066 | 2133 | #### Notes: - Processor supports dynamic gearing technology where the Memory Controller can run at 1:1 (Gear-1, Legacy mode) only. Gear ratio is the ratio of DRAM speed to Memory Controller Clock. - 2. Frequencies may change till ES ## 2.1.3 System Memory Organization Modes The IMC supports two memory organization modes, single-channel and dual-channel. Depending upon how the DDR Schema and DIMM Modules are populated in each memory channel, a number of different configurations can exist. #### **Single-Channel Mode** In this mode, all memory cycles are directed to a single channel. Single-Channel mode is used when either the Channel A or Channel B DIMM connectors are populated in any order, but not both. ## **Dual-Channel Mode – Intel® Flex Memory Technology Mode** The IMC supports Intel<sup>®</sup> Flex Memory Technology Mode. Memory is divided into a symmetric and asymmetric zone. The symmetric zone starts at the lowest address in each channel and is contiguous until the asymmetric zone begins or until the top address of the channel with the smaller capacity is reached. In this mode, the system runs with one zone of dual-channel mode and one zone of single-channel mode, simultaneously, across the whole memory array. #### Note: Channels A and B can be mapped for physical channel 0 and 1 respectively or vice versa. However, channel A size should be greater or equal to channel B size. Figure 2-1. Intel® Flex Memory Technology Operations #### **Dual-Channel Symmetric Mode (Interleaved Mode)** Dual-Channel Symmetric mode, also known as interleaved mode, provides maximum performance on real world applications. Addresses are ping-ponged between the channels after each cache line (64 byte boundary). If there are two requests, and the second request is to an address on the opposite channel from the first, that request can be sent before data from the first request has returned. If two consecutive cache lines are requested, both may be retrieved simultaneously, since they are ensured to be on opposite channels. Use Dual-Channel Symmetric mode when both Channel A and Channel B DIMM connectors are populated in any order, with the total amount of memory in each channel being the same. When both channels are populated with the same memory capacity and the boundary between the dual channel zone and the single channel zone is the top of memory, IMC operates completely in Dual-Channel Symmetric mode. **Note:** The DRAM device technology and width may vary from one channel to the other. ## 2.1.4 System Memory Frequency In all modes, the frequency of system memory is the lowest frequency of all memory modules placed in the system, as determined through the SPD registers on the memory modules. The system memory controller supports up to two DIMM connectors per channel. If DIMMs with different latency are populated across the channels, the BIOS will use the slower of the two latencies for both channels. For Dual-Channel modes both channels should have a DIMM connector populated. For Single-Channel mode, only a single channel can have a DIMM connector populated. # 2.1.5 Technology Enhancements of Intel<sup>®</sup> Fast Memory Access (Intel<sup>®</sup> FMA) The following sections describe the Just-in-Time Scheduling, Command Overlap, and Out-of-Order Scheduling Intel® FMA technology enhancements. #### Just-in-Time Command Scheduling The memory controller has an advanced command scheduler where all pending requests are examined simultaneously to determine the most efficient request to be issued next. The most efficient request is picked from all pending requests and issued to system memory Just-in-Time to make optimal use of Command Overlapping. Thus, instead of having all memory access requests go individually through an arbitration mechanism forcing requests to be executed one at a time, they can be started without interfering with the current request allowing for concurrent issuing of requests. This allows for optimized bandwidth and reduced latency while maintaining appropriate command spacing to meet system memory protocol. #### **Command Overlap** Command Overlap allows the insertion of the DRAM commands between the Activate, Pre-charge, and Read/Write commands normally used, as long as the inserted commands do not affect the currently executing command. Multiple commands can be issued in an overlapping manner, increasing the efficiency of system memory protocol. #### **Out-of-Order Scheduling** While leveraging the Just-in-Time Scheduling and Command Overlap enhancements, the IMC continuously monitors pending requests to system memory for the best use of bandwidth and reduction of latency. If there are multiple requests to the same open page, these requests would be launched in a back to back manner to make optimum use of the open memory page. This ability to reorder requests on the fly allows the IMC to further reduce latency and increase bandwidth efficiency. ## 2.1.6 Data Scrambling The system memory controller incorporates a Data Scrambling feature to minimize the impact of excessive di/dt on the platform system memory VRs due to successive 1s and 0s on the data bus. Past experience has demonstrated that traffic on the data bus is not random and can have energy concentrated at specific spectral harmonics creating high di/dt which is generally limited by data patterns that excite resonance between the package inductance and on die capacitances. As a result, the system memory controller uses a data scrambling feature to create pseudo-random patterns on the system memory data bus to reduce the impact of any excessive di/dt. ## 2.1.7 ECC H-Matrix Syndrome Codes | Syndrome<br>Value | Flipped<br>Bit | d Syndrome Flipped Status | | Syndrome<br>Value | Flipped<br>Bit | Syndrome<br>Value | Flipped<br>Bit | | | | |-------------------|----------------|---------------------------|----|-------------------|----------------|-------------------|----------------|--|--|--| | | ( | ) | | No Error | | | | | | | | 1 | 64 | 37 | 26 | 81 | 2 | 146 | 53 | | | | | 2 | 65 | 38 | 46 | 82 | 18 | 148 | 4 | | | | | 4 | 66 | 41 | 61 | 84 | 34 | 152 | 20 | | | | | Syndrome<br>Value | Flipped<br>Bit | Syndrome<br>Value | Flipped<br>Bit | Syndrome<br>Value | Flipped<br>Bit | Syndrome<br>Value | Flipped<br>Bit | |-------------------|----------------|-------------------|----------------|-------------------|----------------|-------------------|----------------| | 7 | 60 | 42 | 9 | 88 | 50 | 161 | 49 | | 8 | 67 | 44 | 16 | 97 | 21 | 162 | 1 | | 11 | 36 | 47 | 23 | 98 | 38 | 164 | 17 | | 13 | 27 | 49 | 63 | 100 | 54 | 168 | 33 | | 14 | 3 | 50 | 47 | 104 | 5 | 176 | 44 | | 16 | 68 | 52 | 14 | 112 | 52 | 193 | 8 | | 19 | 55 | 56 | 30 | 128 | 71 | 194 | 24 | | 21 | 10 | 64 | 70 | 131 | 22 | 196 | 40 | | 22 | 29 | 67 | 6 | 133 | 58 | 200 | 56 | | 25 | 45 | 69 | 42 | 134 | 13 | 208 | 19 | | 26 | 57 | 70 | 62 | 137 | 28 | 224 | 11 | | 28 | 0 | 73 | 12 | 138 | 41 | 241 | 7 | | 31 | 15 | 74 | 25 | 140 | 48 | 242 | 31 | | 32 | 69 | 76 | 32 | 143 | 43 | 244 | 59 | | 35 | 39 | 79 | 51 | 145 | 37 | 248 | 35 | | | • | | • | • | | • | | #### Notes: - 1. All other syndrome values indicate unrecoverable error (more than one error). - 2. This table is relevant only for H-Processor ECC supported SKUs. ## 2.1.8 DDR I/O Interleaving The processor supports I/O interleaving, which has the ability to swap DDR bytes for routing considerations. BIOS configures the I/O interleaving mode before DDR training. There are two supported modes: - Interleave (IL) - Non-Interleave (NIL) The following table and figure describe the pin mapping between the IL and NIL modes. Table 2-13. Interleave (IL) and Non-Interleave (NIL) Modes Pin Mapping (Sheet 1 of 2) | IL (DDR4) | | | | | | | | |-----------|--|--|--|--|--|--|--| | Byte | | | | | | | | | Byte0 | | | | | | | | | Byte1 | | | | | | | | | Byte2 | | | | | | | | | Byte3 | | | | | | | | | Byte4 | | | | | | | | | Byte5 | | | | | | | | | Byte6 | | | | | | | | | Byte7 | | | | | | | | | Byte0 | | | | | | | | | Byte1 | | | | | | | | | | | | | | | | | | NIL (DDR4, LPDDR3) | | | | | | | | |--------------------|-------------------|--|--|--|--|--|--| | Channel | Byte | | | | | | | | DDR0 | Byte0 | | | | | | | | DDR0 | Byte1 | | | | | | | | DDR0 | Byte4 | | | | | | | | DDR0 | Byte5 | | | | | | | | DDR1 | Byte0 | | | | | | | | DDR1 | Byte1 | | | | | | | | DDR1 | Byte4 | | | | | | | | DDR1 | Byte5 | | | | | | | | DDR0 | Byte2 | | | | | | | | DDR0 | Byte3 | | | | | | | | DDR1 DDR1 DDR0 | Byte4 Byte5 Byte2 | | | | | | | Table 2-13. Interleave (IL) and Non-Interleave (NIL) Modes Pin Mapping (Sheet 2 of 2) | IL (DDR4) | | | | | | | | |-----------|-------|--|--|--|--|--|--| | Channel | Byte | | | | | | | | DDR1 | Byte2 | | | | | | | | DDR1 | Byte3 | | | | | | | | DDR1 | Byte4 | | | | | | | | DDR1 | Byte5 | | | | | | | | DDR1 | Byte6 | | | | | | | | DDR1 | Byte7 | | | | | | | | NIL (DDR4, LPDDR3) | | | | | | | | |--------------------|-------|--|--|--|--|--|--| | Channel | Byte | | | | | | | | DDR0 | Byte6 | | | | | | | | DDR0 | Byte7 | | | | | | | | DDR1 | Byte2 | | | | | | | | DDR1 | Byte3 | | | | | | | | DDR1 | Byte6 | | | | | | | | DDR1 | Byte7 | | | | | | | Figure 2-2. Interleave (IL) and Non-Interleave (NIL) Modes Mapping ## 2.1.9 Data Swapping By default, the processor supports on-board data swapping in two manners (for all segments and DRAM technologies): - Byte (DQ+DQS) swapping between bytes in the same channel. - Bit swapping within specific byte. ECC Byte swapping (with other Bytes) is not allowed, ECC bits swap is allowed. Data byte muxing is defined with respect to the most and least significant bytes (MSB/LSB) per DRAM die and how they hook to SoC PHY bytes closer or farther away from the spline. Particular layouts may choose from the six options; each sub-channel may pick a different option as the layout requires. #### 2.1.10 DRAM Clock Generation Every supported rank has a differential clock pair. There are a total of four clock pairs driven directly by the processor to DRAM. ## 2.1.11 DRAM Reference Voltage Generation The memory controller has the capability of generating the LPDDR3 and DDR4 Reference Voltage (VREF) internally for both read and write operations. The generated VREF can be changed in small steps, and an optimum VREF value is determined for both during a cold boot through advanced training procedures in order to provide the best voltage to achieve the best signal margins. ## 2.1.12 Data Swizzling All Processor Lines does not have die-to-package DDR swizzling. ## 2.2 PCI Express\* Graphics Interface (PEG) **Note:** The processor's PCI Express\* interface is present only in 2-Chip platform processors. This section describes the PCI Express\* interface capabilities of the processor. Refer the PCI Express Base\* Specification 3.0 for details on PCI Express\*. ## 2.2.1 PCI Express\* Support The processor's PCI Express\* interface is a 16-lane (x16) port that can also be configured as multiple ports at narrower widths (refer Table 2-14, Table 2-15). The processor supports the configurations shown in the following table. Table 2-14. PCI Express\* Bifurcation and Lane Reversal Mapping | | Li | nk Wid | th | CFC | 3 Sign | als | | | | | | | | La | nes | | | | | | | | |---------------------|-------|--------|-------|------------|------------|------------|----|----|----|----|----|----|---|----|-----|---|----|----|----|----|----|----| | Bifurcation | 0:1:0 | 0:1:1 | 0:1:2 | CFG<br>[6] | CFG<br>[5] | CFG<br>[2] | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1x16 | x16 | N/A | N/A | 1 | 1 | 1 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | | 1x16<br>Reversed | x16 | N/A | N/A | 1 | 1 | 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 2x8 | x8 | x8 | N/A | 1 | 0 | 1 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 2x8<br>Reversed | x8 | x8 | N/A | 1 | 0 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 1x8+2x4 | x8 | x4 | x4 | 0 | 0 | 1 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | | 1x8+2x4<br>Reversed | x8 | x4 | x4 | 0 | 0 | 0 | 3 | 2 | 1 | 0 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### Notes: - For CFG bus details, refer to Section 6.4. - Support is also provided for narrow width and use devices with lower number of lanes (that is, usage on x4 configuration), however further bifurcation is not supported. - In case that more than one device is connected, the device with the highest lane count, should always be connected to the lower lanes, as follows: - Connect lane 0 of 1<sup>st</sup> device to lane 0. Connect lane 0 of 2<sup>nd</sup> device to lane 8. Connect lane 0 of 3<sup>rd</sup> device to lane 12. #### For example: - When using 1x8 + 2x4, the 8 lane device should use lanes 0:7. - When using 1x4 + 1x2, the 4 lane device should use lanes 0:3, and other 2 lanes device should use lanes 8:9. When using 1x4 + 1x2 + 1x1, 4 lane device should use lanes 0:3, two lane device should use lanes 8:9, one lane device should use lane 12. - for reversal lanes, for example: When using 1x8, the 8 lane device should use lanes 8:15, so lane 15 will be connected to lane 0 of the Device. #### The processor supports the following: - Hierarchical PCI-compliant configuration mechanism for downstream devices - Traditional PCI style traffic (asynchronous snooped, PCI ordering) - PCI Express\* extended configuration space. The first 256 bytes of configuration space aliases directly to the PCI Compatibility configuration space. The remaining portion of the fixed 4-KB block of memory-mapped space above that (starting at 100h) is known as extended configuration space. - PCI Express\* Enhanced Access Mechanism. Accessing the device configuration space in a flat memory mapped fashion - Automatic discovery, negotiation, and training of link out of reset. - Peer segment destination posted write traffic (no peer-to-peer read traffic) in Virtual Channel 0: DMI -> PCI Express\* Port 0 - 64-bit downstream address format, but the processor never generates an address above 512 GB (Bits 63:39 will always be zeros) - 64-bit upstream address format, but the processor responds to upstream read transactions to addresses above 512 GB (addresses where any of Bits 63:39 are nonzero) with an Unsupported Request response. Upstream write transactions to addresses above 512 GB will be dropped. - · Re-issues Configuration cycles that have been previously completed with the Configuration Retry status - PCI Express\* reference clock is 100-MHz differential clock - · Power Management Event (PME) functions - · Dynamic width capability - Message Signaled Interrupt (MSI and MSI-X) messages - · Lane reversal - Full Advance Error Reporting (AER) and control capabilities are supported only on Server SKUs. The following table summarizes the transfer rates and theoretical bandwidth of PCI Express\* link. Table 2-15. PCI Express\* Maximum Transfer Rates and Theoretical Bandwidth | PCI<br>Express* | Encoding | Maximum<br>Transfer Rate | | Theoretic | al Bandwid | th [GB/s] | | |-----------------|------------|--------------------------|-----------|-----------|------------|-----------|------| | Generation | Lincouning | [GT/s] | <b>x1</b> | <b>x2</b> | x4 | x8 | x16 | | Gen 1 | 8b/10b | 2.5 | 0.25 | 0.5 | 1.0 | 2.0 | 4.0 | | Gen 2 | 8b/10b | 5 | 0.5 | 1.0 | 2.0 | 4.0 | 8.0 | | Gen 3 | 128b/130b | 8 | 1.0 | 2.0 | 3.9 | 7.9 | 15.8 | **Note:** The processor has limited support for Hot-Plug. For details, refer to Section 4.4. ## 2.2.2 PCI Express\* Architecture Compatibility with the PCI addressing model is maintained to ensure that all existing applications and drivers operate unchanged. The PCI Express\* configuration uses standard mechanisms as defined in the PCI Plug and-Play specification. The processor PCI Express\* ports support Gen 3.At 8 GT/s, Gen3 operation results in twice as much bandwidth per lane as compared to Gen 2 operation. The 16 lanes port can operate at 2.5 GT/s, 5 GT/s, or 8 GT/s. Gen 3 PCI Express\* uses a 128b/130b encoding which is about 23% more efficient than the 8b/10b encoding used in Gen 1 and Gen 2. The PCI Express\* architecture is specified in three layers – Transaction LayerData Link LayerPhysical LayerRefer the *PCI Express Base Specification 3.0* for details of PCI Express\* architecture. ## 2.2.3 PCI Express\* Configuration Mechanism The PCI Express\* (external graphics) link is mapped through a PCI-to-PCI bridge structure. Figure 2-3. PCI Express\* Related Register Structures in the Processor PCI Express\* extends the configuration space to 4096 bytes per-device/function, as compared to 256 bytes allowed by the conventional PCI specification. PCI Express\* configuration space is divided into a PCI-compatible region (that consists of the first 256 bytes of a logical device's configuration space) and an extended PCI Express\* region (that consists of the remaining configuration space). The PCI-compatible region can be accessed using either the mechanisms defined in the PCI specification or using the enhanced PCI Express\* configuration access mechanism described in the PCI Express\* Enhanced Configuration Mechanism section. The PCI Express\* Host Bridge is required to translate the memory-mapped PCI Express\* configuration space accesses from the host processor to PCI Express\* configuration cycles. To maintain compatibility with PCI configuration addressing mechanisms, it is recommended that system software access the enhanced configuration space using 32-bit operations (32-bit aligned) only. Refer the PCI Express Base Specification for details of both the PCI-compatible and PCI Express\* Enhanced configuration mechanisms and transaction rules. ## 2.2.4 PCI Express\* Equalization Methodology Link equalization requires equalization for both TX and RX sides for the processor and for the End point device. Adjusting transmitter and receiver of the lanes is done to improve signal reception quality and for improving link robustness and electrical margin. The link timing margins and voltage margins are strongly dependent on equalization of the link. The processor supports the following: • Full TX Equalization: Three Taps Linear Equalization (Pre, Current and Post cursors), with FS/LF (Full Swing /Low Frequency) 24/8 values respectively. 30 • Full RX Equalization and acquisition for: AGC (Adaptive Gain Control), CDR (Clock and Data Recovery), adaptive DFE (decision feedback equalizer) and adaptive CTLE peaking (continuous time linear equalizer). Full adaptive phase 3 EQ compliant with PCI Express\* Gen 3 specification.Refer the PCI Express\* Base Specification 3.0 for details on PCI Express\* equalization. ## 2.3 Direct Media Interface (DMI) **Note:** The DMI interface is only present in 2-Chip platform processors. #### 2.3.1 DMI Error Flow DMI can only generate SERR in response to errors; never SCI, SMI, MSI, PCI INT, or GPE. Any DMI related SERR activity is associated with Device 0. ### 2.3.2 DMI Link Down The DMI link going down is a fatal, unrecoverable error. If the DMI data link goes to data link down, after the link was up, then the DMI link hangs the system by not allowing the link to retrain to prevent data corruption. This link behavior is controlled by the PCH. Downstream transactions that had been successfully transmitted across the link prior to the link going down may be processed as normal. No completions from downstream, non-posted transactions are returned upstream over the DMI link after a link down event. ## 2.4 Processor Graphics The processor graphics is based on Gen 9 LP (generation 9 Low Power) graphics core architecture that enables substantial gains in performance and lower-power consumption over prior generations. Gen 9 LP architecture supports up to 48 Execution Units (EUs) with On-Package Cache depending on the processor SKU. The processor graphics architecture delivers high dynamic range of scaling to address segments spanning low power to high power, increased performance per watt, support for next generation of APIs. Gen 9 LP scalable architecture is partitioned by usage domains along Render/Geometry, Media, and Display. The architecture also delivers very low-power video playback and next generation analytic and filters for imaging-related applications. The new Graphics Architecture includes 3D compute elements, Multi-format HW assisted decode/encode pipeline, and Mid-Level Cache (MLC) for superior high definition playback, video quality, and improved 3D performance and media. The Display Engine handles delivering the pixels to the screen. GSA (Graphics in System Agent) is the primary channel interface for display memory accesses and PCI-like traffic in and out. The display engine supports the latest display standards such as eDP\* 1.4, DP\* 1.2, HDMI\* 1.4, HW support for blend, scale, rotate, compress, high PPI support, and advanced SRD2 display power management. ## 2.4.1 API Support (Windows\*) - Direct3D\* 2015, Direct3D\* 11.2, Direct3D\* 11.1, Direct3D\* 9, Direct3D\* 10, Direct2D\* - OpenGL\* 4.5 - OpenCL\* 2.1, OpenCL\* 2.0, OpenCL\* 1.2 #### DirectX\* extensions: PixelSync, InstantAccess, Conservative Rasterization, Render Target Reads, Floating-point De-norms, Shared Virtual memory, Floating Point atomics, MSAA sample-indexing, Fast Sampling (Coarse LOD), Quilted Textures, GPU Enqueue Kernels, GPU Signals processing unit. Other enhancements include color compression. Gen 9 LP architecture delivers hardware acceleration of Direct X\* 11 Render pipeline comprising the following stages: Vertex Fetch, Vertex Shader, Hull Shader, Tessellation, Domain Shader, Geometry Shader, Rasterizer, Pixel Shader, Pixel Output. # 2.4.2 Media Support (Intel<sup>®</sup> QuickSync and Clear Video Technology HD) Gen 9 LP implements multiple media video codecs in hardware as well as a rich set of image processing algorithms. **Note:** All supported media codecs operate on 8 bpc, YCbCr 4:2:0 video profiles. #### 2.4.2.1 Hardware Accelerated Video Decode Gen 9 LP implements a high-performance and low-power HW acceleration for video decoding operations for multiple video codecs. The HW decode is exposed by the graphics driver using the following APIs: - Direct3D\* 9 Video API (DXVA2) - Direct3D11 Video API - Intel<sup>®</sup> Media SDK - MFT (Media Foundation Transform) filters. Gen 9 LP supports full HW accelerated video decoding for AVC/VC1/MPEG2/HEVC/VP8/JPEG. #### Table 2-16. Hardware Accelerated Video Decoding (Sheet 1 of 2) | Codec | Profile | Level | Maximum Resolution | |----------|--------------------------------|----------------------|--------------------| | MPEG2 | Main | Main<br>High | 1080p | | VC1/WMV9 | Advanced<br>Main<br>Simple | L3<br>High<br>Simple | 3840x3840 | | AVC/H264 | High<br>Main<br>MVC and stereo | L5.1 | 2160p(4K) | Table 2-16. Hardware Accelerated Video Decoding (Sheet 2 of 2) | Codec | Profile | Level | Maximum Resolution | | | |---------------------|-----------------------------|---------------|--------------------|--|--| | VP8 | 0 | Unified level | 1080p | | | | JPEG/MJPEG | Baseline | Unified level | 16k x16k | | | | HEVC/H265 (8 bits) | Main | L5.1 | 2160(4K) | | | | HEVC/H265 (10 bits) | Main<br>BT2020, isolate Dec | L5.1 | 2160(4K) | | | | VP9 | 0 (4:2:0 Chroma 8-bit) | Unified level | 2160(4K) | | | #### Expected performance: • More than 16 simultaneous decode streams @ 1080p. **Note:** Actual performance depends on the processor SKU, content bit rate, and memory frequency. Hardware decode for H264 SVC is not supported. #### 2.4.2.2 Hardware Accelerated Video Encode Gen 9 LP implements a high-performance and low-power HW acceleration for video decoding operations for multiple video codecs. The HW encode is exposed by the graphics driver using the following APIs: - Intel<sup>®</sup> Media SDK - MFT (Media Foundation Transform) filters Gen 9 LP supports full HW accelerated video encoding for AVC/MPEG2/HEVC/VP8/JPEG. **Table 2-17. Hardware Accelerated Video Encode** | Codec | Profile | Level | Maximum Resolution | |-----------|---------------------------------------------------------------------|---------------|--------------------| | MPEG2 | Main | High | 1080p | | AVC/H264 | High<br>Main | L5.1 | 2160p(4K) | | VP8 | Unified profile | Unified level | _ | | JPEG | Baseline | _ | 16 Kx16 K | | HEVC/H265 | Main | L5.1 | 2160p(4 K) | | VP9 | Support 8 bits 4:2:0 BT2020 may be obtained the Pre/Post processing | _ | _ | **Note:** Hardware encode for H264 SVC is not supported. ## 2.4.2.3 Hardware Accelerated Video Processing There is hardware support for image processing functions such as De-interlacing, Film cadence detection, Advanced Video Scaler (AVS), detail enhancement, image stabilization, gamut compression, HD adaptive contrast enhancement, skin tone enhancement, total color control, Chroma de-noise, SFC pipe (Scalar and Format Conversion), memory compression, Localized Adaptive Contrast Enhancement (LACE), spatial de-noise, Out-Of-Loop De-blocking (from AVC decoder), 16 bpc support for denoise/de-mosaic. There is support for Hardware assisted Motion Estimation engine for AVC/MPEG2 encode, True Motion, and Image stabilization applications. The HW video processing is exposed by the graphics driver using the following APIs: - Direct3D\* 9 Video API (DXVA2) - Direct3D 11 Video API - Intel<sup>®</sup> Media SDK - MFT (Media Foundation Transform) filters - Intel CUI SDK #### Note: Not all features are supported by all the above APIs. Refer to the relevant documentation for more details. ## 2.4.2.4 Hardware Accelerated Transcoding Transcoding is a combination of decode video processing (optional) and encode. Using the above hardware capabilities can accomplish a high-performance transcode pipeline. There is not a dedicated API for transcoding. The processor graphics supports the following transcoding features: - Low-power and low-latency AVC encoder for video conferencing and Wireless Display applications. - Lossless memory compression for media engine to reduce media power. - HW assisted Advanced Video Scaler. - Low power Scaler and Format Converter. #### Expected performance: - U-V1-Processor Line: 12x 1080p30 RT (same as previous generation). - H-Processor Line: 18x 1080p30 RT (same as previous generation). - S-Processor Line: 18x 1080p30 RT (same as previous generation). #### Note: Actual performance depends on Processor Line, video processing algorithms used, content bit rate, and memory frequency. ## 2.4.3 Switchable/Hybrid Graphics The processor supports Switchable/Hybrid graphics. **Switchable graphics**: The Switchable Graphics feature allows the user to switch between using the Intel integrated graphics and a discrete graphics card. The Intel Integrated Graphics driver will control the switching between the modes. In most cases it will operate as follows: when connected to AC power - Discrete graphic card; when connected to DC (battery) - Intel integrated GFX. Hybrid graphics: Intel integrated graphics and a discrete graphics card work cooperatively to achieve enhanced power and performance. ## Table 2-18. Switchable/Hybrid Graphics Support (Sheet 1 of 2) | Operating System | Hybrid Graphics | Switchable Graphics <sup>2</sup> | |----------------------|------------------|----------------------------------| | Windows* 10 (64 bit) | Yes <sup>1</sup> | N/A | Table 2-18. Switchable/Hybrid Graphics Support (Sheet 2 of 2) | Operating System | Hybrid Graphics | Switchable Graphics <sup>2</sup> | |-------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------| | Note: 1. Contact graphics vendor to check for support. 2. Intel does not validate any SG configurations on Windows* 10. | | | ## 2.4.4 Graphics Gen 9 LP Video Analytics There is HW assist for video analytics filters such as scaling, convolve 2D/1D, minmax, 1P filter, erode, dilate, centroid, motion estimation, flood fill, cross correlation, Local Binary Pattern (LBP). Figure 2-4. Video Analytics Common Use Cases ## 2.4.5 Gen 9 LP (9th Generation Low Power) Block Diagram ## 2.5 Display Interfaces ## 2.5.1 DDI Configuration The processor supports single eDP\* interface and two or three DDI interfaces (depends on segment). Table 2-19. DDI Ports Availability (Sheet 1 of 2) | Ports | Port Name in VBT | U <sub>v1</sub> - Processor Line <sup>2,3</sup> | |----------------|------------------|-------------------------------------------------| | DDI0 - eDP | Port A | Yes | | DDI1 | Port B | Yes | | DDI2 | Port C | Yes | | DDI3 | Port D | No <sup>4</sup> | | DDI4 - eDP/VGA | Port E | No | #### Table 2-19. DDI Ports Availability (Sheet 2 of 2) | | Ports | Port Name in VBT | U <sub>v1</sub> - Processor Line <sup>2,3</sup> | |-----|--------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------| | Not | te: | | | | 1. | For more information, refer Sec | ion 2.5.2, "eDP* Bifurcation". | | | 2. | 3xDDC (DDPB, DDPC, DDPD) are valid for all the processor SKUs | | | | 3. | 5xHPD (PCH) inputs (eDP_HPD, DDPB_HPD0, DDPC_HPD1, DDPD_HPD2, DDPE_HPD3) are valid for all | | | | | processor SKUs. | | | | 4. | No Port D for U-v1 Processor Lir | e. DDI3_AUX exists as reserved. | | | 5. | VBT provides a configuration op | tion to select the four AUX channels A | /B/C/D for a given port, based on | | | how the aux channel lines are c | onnected physically on the board. | | - DDI interface can be configured as DisplayPort\* or HDMI\*. - Each DDI can support dual mode (DP++). - Each DDI can support DVI (DVI max resolution is 1920x1200 @ 60 Hz). - The DisplayPort\* can be configured to use 1, 2, or 4 lanes depending on the bandwidth requirements and link data rate. - DDI ports notated as: DDI B, C, D. - U-v1 Processor Line supports eDP and up to 2 DDI supporting DP/HDMI\*. - AUX/DDC signals are valid for each DDI Port (Two for U-v1 and H Processor Linesthree for S-Processor Lines). - Total Five dedicated HPD (Hot plug detect signals) are valid for all processor SKUs. **Note:** SSC is supported in eDP\*/DP for all Processor Lines. #### 2.5.2 eDP\* Bifurcation **Note:** The processor platform supports DP Type-C implementation with additional discrete components. eDP\* bifurcation for H-Processor Line can be used for: DP x2 upper lanes (DDIE) for VGA support and eDP x2 lower lanes. Both eDP\* ports can be used simultaneously. Table 2-20. VGA and Embedded DisplayPort\* (eDP\*) Bifurcation Summary | H/S-Processor Line | | |--------------------|--| | Yes | | | Yes <sup>1</sup> | | | | | #### Table 2-21. VGA and Embedded DisplayPort\* (eDP\*) Bifurcation Summary | Port | U-v1 Processor Line | |--------------------------------------------------------|---------------------| | eDP* - DDIA<br>(eDP* lower x2 lanes, [1:0]) | N/A | | VGA - DDIE <sup>2</sup><br>(DP* upper x2 lanes, [3:2]) | N/A | #### Notes: - 1. Requires a DP\* to VGA converter. - DP-to-VGA converter on the processor ports is supported using external dongle only, display driver software for VGA dongles which configures the VGA port as a DP\* branch device. ### Table 2-22. VGA and Embedded DisplayPort\* (eDP\*) Bifurcation Summary | Port | H-Processor Line | |----------------------------------------------------|------------------| | eDP - DDIA<br>(eDP lower x2 lanes, [1:0]) | Yes | | VGA - DDIE <sup>2</sup> (DP upper x2 lanes, [3:2]) | Yes <sup>1</sup> | #### Notes: - Requires a DP to VGA converter. - DP-to-VGA converter on the processor ports is supported using external dongle only, display driver software for VGA dongles which configures the VGA port as a DP branch device. ### Table 2-23. Embedded DisplayPort\* (eDP\*)/DDI Ports Availability | Ports | Port name in VBT | H-Processor Line <sup>2,3</sup> | |----------------|------------------|---------------------------------| | DDIO - eDP | Port A | Yes | | DDI1 | Port B | Yes | | DDI2 | Port C | Yes | | DDI3 | Port D | Yes | | DDI4 - eDP/VGA | Port E | Yes <sup>1</sup> | #### Notes: - 1. Port E is bifurcated from eDP, when VGA is used need to use available AUX (if HDMI\* is in used). - a. For example, DT can use eDP\_AUX for VGA converter which is available as free Design but HPD should be used as DDPE\_HPD3. 3xDDC (DDPB, DDPC, DDPD) are valid for all the processor SKUs (for U/Y-Processor Line DDC signals - 2. description (refer Related Document section). 5xHPD (PCH) inputs (eDP\_HPD, DDPB\_HPD0, DDPC\_HPD1, DDPD\_HPD2, DDPE\_HPD3) are valid for all - 3. processor SKUs. - No Port D for U-v1 Processor Line, DDI3\_AUX exists as reserved. - VBT provides a configuration option to select the four AUX channels A/B/C/D for a given port, based on how the aux channel lines are connected physically on the board #### 2.5.3 **Display Technologies** #### Table 2-15. Display Technologies Support | Technology | Standard | Processor Line | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | eDP* 1.4 | VESA* Embedded DisplayPort* Standard 1.4 | All | | DisplayPort* 1.4 | VESA DisplayPort* Standard 1.4 VESA DisplayPort* PHY Compliance Test Specification 1.2 VESA DisplayPort* Link Layer Compliance Test Specification 1.4 | Н | | DisplayPort* 1.2 | VESA DisplayPort* Standard 1.2<br>VESA DisplayPort* PHY Compliance Test Specification 1.2<br>VESA DisplayPort* Link Layer Compliance Test Specification 1.2 | U <sub>v1</sub> | | HDMI* 1.4b <sup>1</sup> | High-Definition Multimedia Interface* Specification Version 1.4b | All | - HDMI\* 2.0/2.0a support is possible using LS-Pcon converter chip connected to the DP port. The LS-Pcon supports 2 modes: - a. Level shifter for HDMI\* 1.4 resolutions. - DP-HDMI\* 2.0 protocol converter for HDMI\* 2.0 resolutions. - The HDMI\* interface supports HDMI\* with 3D, 4Kx2K @ 24 Hz, Deep Color, and x.v.Color. - The processor supports High-bandwidth Digital Content Protection (HDCP) for high definition content playback over digital interfaces. HDCP is not supported for eDP\*. - The processor supports eDP\* display authentication: Alternate Scrambler Referd Reset (ASSR). - The processor supports Multi-Stream Transport (MST), enabling multiple monitors to be used via a single DisplayPort\* connector. The maximum MST DP supported resolution for U-v1/H-Processorsand S-Processors is shown in the following table. Table 2-16. Display Resolutions and Link Bandwidth for Multi-Stream Transport Calculations (Sheet 1 of 2) | Pixels per Line | Lines | Refresh Rate<br>[Hz] | Pixel Clock<br>[MHz] | Link Bandwidth<br>[GBps] | |-----------------|-------|----------------------|----------------------|--------------------------| | 640 | 480 | 60 | 25.2 | 0.76 | | 800 | 600 | 60 | 40 | 1.20 | | 1024 | 768 | 60 | 65 | 1.95 | | 1280 | 720 | 60 | 74.25 | 2.23 | | 1280 | 768 | 60 | 68.25 | 2.05 | | 1360 | 768 | 60 | 85.5 | 2.57 | | 1280 | 1024 | 60 | 108 | 3.24 | | 1400 | 1050 | 60 | 101 | 3.03 | | 1680 | 1050 | 60 | 119 | 3.57 | | 1920 | 1080 | 60 | 148.5 | 4.46 | | 1920 | 1200 | 60 | 154 | 4.62 | | 2048 | 1152 | 60 | 156.75 | 4.70 | | 2048 | 1280 | 60 | 174.25 | 5.23 | | 2048 | 1536 | 60 | 209.25 | 6.28 | | 2304 | 1440 | 60 | 218.75 | 6.56 | | 2560 | 1440 | 60 | 241.5 | 7.25 | | 3840 | 2160 | 30 | 262.75 | 7.88 | | 2560 | 1600 | 60 | 268.5 | 8.06 | | 2880 | 1800 | 60 | 337.5 | 10.13 | | 3200 | 2400 | 60 | 497.75 | 14.93 | | 3840 | 2160 | 60 | 533.25 | 16.00 | | 4096 | 2160 | 60 | 556.75 | 16.70 | | 4096 | 2304 | 60 | 605 | 18.15 | #### Table 2-16. Display Resolutions and Link Bandwidth for Multi-Stream Transport Calculations (Sheet 2 of 2) | Pixels per Line | Lines | Refresh Rate<br>[Hz] | Pixel Clock<br>[MHz] | Link Bandwidth<br>[GBps] | |-----------------|-------|----------------------|----------------------|--------------------------| |-----------------|-------|----------------------|----------------------|--------------------------| #### Notes: - All above is related to bit depth of 24. - The data rate for a given video mode can be calculated as: Data Rate = Pixel Frequency \* Bit Depth. - The bandwidth requirements for a given video mode can be calculated as: Bandwidth = Data Rate \* 1.25 (for 8B/10B coding overhead). - The Table above is partial List of the common Display resolutions, just for example. The Link Bandwidth depends if the standards is Reduced Blanking or not. If the Standard is Not reduced blanking - the expected Bandwidth will be higher. For more details, refer to VESA and Industry Standards and Guidelines for Computer Display Monitor Timing (DMT), Version 1.0, Rev. 13 February 8, 2013. - To calculate the resolutions that can be supported in MST configurations, follow the below quidelines: - Identify what is the Link Bandwidth (column right) according the requested Display resolution. - Summarize the Bandwidth for Two of three Displays accordingly, and make sure the final result is below 21.6 GBps (for HBR2, four lanes) - For special cases when x2 lanes are used or HBR or RBR used, refer to the tables in Section 2.5.14 accordingly. c. #### For examples: - Docking Two displays: 3840x2160 @ 60 Hz + 1920x1200 @ 60 Hz = 16 + 4.62 = 20.62 GBps[Supported]. - b. Docking Three Displays: 3840x2160 @ 30 Hz + 3840x2160 @ 30 Hz + 1920x1080 @ 60 Hz = 7.88 + 7.88 + 4.16 = 19.92 GBps [Supported]. Consider also the supported resolutions as mentioned in Section 2.5.9 and Section 2.5.10. - The processor supports only three streaming independent and simultaneous display combinations of DisplayPort\*/eDP\*/HDMI\*/DVI monitors. In the case where four monitors are plugged in, the software policy will determine which three will be used. - Three High Definition Audio streams over the digital display interfaces are supported. - For display resolutions driving capability Refer Table 2-18, "Maximum Display Resolution". - DisplayPort\* Auxiliary Channel supported by the processor, while DDC channel, Panel power sequencing, and HPD are supported through the PCH. Processor AUX X2 eDP eDP Transcoder eDP x4 eDP X2 DDI E DP encoder Or eDP DP Timing, x2 eDP + x2 DP Mux VDIP DPT.SRID Transcoder A Display DP/HDMI/DVI Pipe A Timing, VDIP DDI B X4 DDI B (X4 DP/HDMI/DVI) X4 DDI C DDI C DDI Transcoder B (X4 DP/HDMI/DVI) Display Ports ports: DP/HDMI/DVI X4 DDI D Pipe B Mux DDI D B,C,D Timing, VDIP (X4 DP/HDMI/DVI) Memory Interface Transcoder C Display DP/HDMI/DVI Pipe C Timing,VDIP X3 DP's AUX Audio **PCH** Codec Interrupt HPD Back light modulation Figure 2-5. Processor Display Architecture (With Three DDI Ports as an Example) Display is the presentation stage of graphics. This involves: - Pulling rendered data from memory - · Converting raw data into pixels - Blending surfaces into a frame - Organizing pixels into frames - Optionally scaling the image to the desired size - · Re-timing data for the intended target - Formatting data according to the port output standard ## 2.5.4 DisplayPort\* The DisplayPort\* is a digital communication interface that uses differential signaling to achieve a high-bandwidth bus interface designed to support connections between PCs and monitors, projectors, and TV displays. A DisplayPort\* consists of a Main Link, Auxiliary channel, and a Hot-Plug Detect signal. The Main Link is a unidirectional, high-bandwidth, and low-latency channel used for transport of isochronous data streams such as uncompressed video and audio. The Auxiliary Channel (AUX CH) is a half-duplex bidirectional channel used for link management and device control. The Hot-Plug Detect (HPD) signal serves as an interrupt request for the sink device. The processor is designed in accordance to VESA\* DisplayPort\* specification. Refer to Table 2-15. Figure 2-6. DisplayPort\* Overview ## 2.5.5 High-Definition Multimedia Interface (HDMI\*) The High-Definition Multimedia Interface (HDMI\*) is provided for transmitting uncompressed digital audio and video signals from DVD players, set-top boxes, and other audio-visual sources to television sets, projectors, and other video displays. It can carry high-quality multi-channel audio data and all standard and high-definition consumer electronics video formats. The HDMI\* display interface connecting the processor and display devices uses transition minimized differential signaling (TMDS) to carry audiovisual information through the same HDMI\* cable. HDMI\* includes three separate communications channels: TMDS, DDC, and the optional CEC (consumer electronics control). CEC is not supported on the processor. As shown in the following figure, the HDMI\* cable carries four differential pairs that make up the TMDS data and clock channels. These channels are used to carry video, audio, and auxiliary data. In addition, HDMI\* carries a VESA DDC. The DDC is used by an HDMI\* Source to determine the capabilities and characteristics of the Sink. Audio, video, and auxiliary (control/status) data is transmitted across the three TMDS data channels. The video pixel clock is transmitted on the TMDS clock channel and is used by the receiver for data recovery on the three data channels. The digital display data signals driven natively through the PCH are AC coupled and needs level shifting to convert the AC coupled signals to the HDMI\* compliant digital signals. The processor HDMI\* interface is designed in accordance with the High-Definition Multimedia Interface. Figure 2-7. HDMI\* Overview ## 2.5.6 Digital Video Interface (DVI) The processor Digital Ports can be configured to drive DVI-D. DVI uses TMDS for transmitting data from the transmitter to the receiver, which is similar to the HDMI\* protocol except for the audio and CEC. Refer to the HDMI\* section for more information on the signals and data transmission. The digital display data signals driven natively through the processor are AC coupled and need level shifting to convert the AC coupled signals to the HDMI\* compliant digital signals. # 2.5.7 Embedded DisplayPort\* (eDP\*) The embedded DisplayPort\* (eDP\*) is an embedded version of the DisplayPort standard oriented towards applications such as notebook and All-In-One PCs. Like DisplayPort, embedded DisplayPort\* also consists of a Main Link, Auxiliary channel, and an optional Hot-Plug Detect signal. eDP\* can be bifurcated (except for U-v1 Processor Line) in order to support VGA display. ## 2.5.8 Integrated Audio - HDMI\* and DisplayPort\* interfaces carry audio along with video. - The processor supports three High Definition audio streams on three digital ports simultaneously (the DMA controllers are in PCH). - The integrated audio processing (DSP) is performed by the PCH, and delivered to the processor using the AUDIO\_SDI and AUDIO\_CLK inputs pins. - AUDIO\_SDO output pin is used to carry responses back to the PCH. - Supports only the internal HDMI\* and DP CODECs. Table 2-17. Processor Supported Audio Formats Over HDMI\* and DisplayPort\* | Audio Formats | HDMI* | DisplayPort* | |------------------------------------------------------------------------------|-------|--------------| | AC-3 Dolby* Digital | Yes | Yes | | Dolby* Digital Plus | Yes | Yes | | DTS-HD* | Yes | Yes | | LPCM, 192 kHz/24 bit, 8 Channel | Yes | Yes | | Dolby* TrueHD, DTS-HD Master Audio*<br>(Lossless Blu-Ray Disc* Audio Format) | Yes | Yes | The processor will continue to support Silent stream. Silent stream is an integrated audio feature that enables short audio streams, such as system events to be heard over the HDMI\* and DisplayPort\* monitors. The processor supports silent streams over the HDMI\* and DisplayPort interfaces at 44.1 kHz, 48 kHz, 88.2 kHz, 96 kHz, 176.4 kHz, and 192 kHz sampling rates. # 2.5.9 Multiple Display Configurations (Dual Channel DDR) The following multiple display configuration modes are supported (with appropriate driver software): - Single Display is a mode with one display port activated to display the output to one display device. - Intel<sup>®</sup> Display Clone is a mode with up to three display ports activated to drive the display content of same color depth setting but potentially different refresh rate and resolution settings to all the active display devices connected. - Extended Desktop is a mode with up to three display ports activated to drive the content with potentially different color depth, refresh rate, and resolution settings on each of the active display devices connected. The digital ports on the processor can be configured to support DisplayPort\*/HDMI\*/DVI. The following table shows examples of valid three display configurations through the processor. Table 2-19. Maximum Display Resolution (Sheet 1 of 2) | Standard | HS-Processor Line | Notes | |----------------------------|---------------------------|---------| | eDP* | 4096x2304 @ 60Hz, 24bpp | 1,2,3,7 | | DP* | 4096x2304 @ 60Hz, 24bpp | 1,2,3,7 | | HDMI* 1.4<br>(native) | 4096x2160 @ 24 Hz, 24 bpp | 1,2,3 | | HDMI* 2.0<br>(Via LS-Pcon) | 4096x2160 @ 60Hz, 24bpp | 1,2,3,6 | #### Table 2-19. Maximum Display Resolution (Sheet 2 of 2) | Standard | HS-Processor Line | Notes | |----------|-------------------|-------| | | | | #### Notes: - Maximum resolution is based on implementation of 4 lanes with HBR2 link data rate. - bpp bit per pixel. - S-Processor Line and H-Processor Line support up to 4 displays, but only three can be active at the same time. - The resolutions are assumed at max $VCC_{SA}$ . In the case of connecting more than one active display port, the processor frequency may be lower than base frequency at thermally limited scenario. - HDMI\*2.0 implemented using LSPCON device. Only one LSPCON with HDCP2.2 support is supported per platform. Display resolution of 5120x2880@60Hz can be supported with 5K panels displays which have two ports. - (with the GFX driver accordingly). #### 2.5.10 **Multiple Display Configurations (Single Channel DDR)** #### Table 2-20. U-v1 Processor Display Resolution Configuration | Maximum Resolution (Clone/ Extended Mod | | | ed Mode) | |-----------------------------------------|-----------------------|---------------------------------------------|---------------------------------------------| | Minimum DDR Speed [MT/s] | eDP @ 60 Hz (Primary) | DP @ 60 Hz / HDMI*<br>@ 30 Hz (Secondary 1) | DP @ 60 Hz / HDMI*<br>@ 30 Hz (Secondary 2) | | 2133 | 3840 x 2160 | 3840 x 2160 | 3840 x 2160 | | 2400 | 3840 x 2160 | 3840 x 2160 | 3840 x 2160 | #### 2.5.11 **High-bandwidth Digital Content Protection (HDCP)** HDCP is the technology for protecting high-definition content against unauthorized copy or unreceptive between a source (computer, digital set top boxes, and so on) and the sink (panels, monitor, and TVs). The processor supports HDCP 1.4/2.3 for 4 k Premium content protection over wired displays (HDMI\* and DisplayPort\*). #### 2.5.12 **Display Link Data Rate Support** | Technology | Link Data Rate | |--------------|-------------------------------------------------------------------------------| | eDP* | RBR (1.62 GT/s) 2.16 GT/s 2.43 GT/s 4.87 GT/s) 3.24 GT/s 4.32 GT/s 4.87 GT/s) | | DisplayPort* | RBR (1.62 GT/s)<br>HBR (2.7 GT/s)<br>HBR2 (5.4 GT/s) | | HDMI* | 1.65 GB/s<br>2.97 GB/s | Table 2-21. Display Resolution and Link Rate Support (Sheet 1 of 2) | Resolution | Link Rate Support | High Definition | |------------|-------------------|-----------------| | 4096x2304 | 5.4 (HBR2) | UHD (4 K) | | 3840x2160 | 5.4 (HBR2) | UHD (4 K) | Table 2-21. Display Resolution and Link Rate Support (Sheet 2 of 2) | Resolution | Link Rate Support | High Definition | |------------|-------------------|-----------------| | 3200x2000 | 5.4 (HBR2) | QHD+ | | 3200x1800 | 5.4 (HBR2) | QHD+ | | 2880x1800 | 2.7 (HBR) | QHD | | 2880x1620 | 2.7 (HBR) | QHD | | 2560x1600 | 2.7 (HBR) | QHD | | 2560x1440 | 2.7 (HBR) | QHD | | 1920x1080 | 1.62 (RBR) | FHD | # 2.5.13 Display Bit Per Pixel (BPP) Support | Technology | Bit Per Pixel (bpp) | |--------------|---------------------| | eDP* | 24,30,36 | | DisplayPort* | 24,30,36 | | HDMI* | 24,36 | # 2.5.14 Display Resolution per Link Width ### Table 2-22. Supported Resolutions for HBR (2.7 GBps) by Link Width | Link Width | Maximum Link<br>Bandwidth<br>[GBps] | Maximum Pixel Clock<br>(Theoretical)<br>[MHz] | U-v1/H/S-Processor Line | |------------------------------------------------------------------|-------------------------------------|-----------------------------------------------|---------------------------| | 4 lanes | 10.8 | 360 | 2880x1800 @ 60 Hz, 24 bpp | | 2 lanes | 5.4 | 180 | 2048x1280 @ 60 Hz, 24 bpp | | 1 lane | 2.7 | 90 | 1280x960 @ 60 Hz, 24 bpp | | <b>Note:</b> The examples assumed 60 Hz refresh rate and 24 bpp. | | | | #### Table 2-23. Supported Resolutions for HBR2 (5.4 GBps) by Link Width | Link Width | Maximum Link<br>Bandwidth<br>[GBps] | Maximum Pixel Clock<br>(Theoretical)<br>[MHz] | U-v1/H/S-Processor Line | |------------------------------------------------------------------|-------------------------------------|-----------------------------------------------|----------------------------------------------| | 4 lanes | 21.6 | 720 | Refer "Maximum Display<br>Resolutions" table | | 2 lanes | 10.8 | 360 | 2880x1800 @ 60 Hz, 24 bpp | | 1 lane | 5.4 | 180 | 2048x1280 @ 60 Hz, 24 bpp | | <b>Note:</b> The examples assumed 60 Hz refresh rate and 24 bpp. | | | | # 2.6 Platform Environmental Control Interface (PECI) PECI is an Intel proprietary interface that provides a communication channel between Intel processors and external components like Super IO (SIO) and Embedded Controllers (EC) to provide processor temperature, Turbo, Configurable TDP, and memory throttling control mechanisms and many other services. PECI is used for platform thermal management and real time control and configuration of processor features and performance. Refer to Intel® 400 Series Chipset Family document. ## 2.6.1 PECI Bus Architecture The PECI architecture is based on a wired OR bus that the clients (as processor PECI) can pull up (with strong drive). The idle state on the bus is near zero. The following figures demonstrate PECI design and connectivity: - PECI Host-Clients Connection: While the host/originator can be third party PECI host and one of the PECI client is a processor PECI device. - PECI EC Connection. Figure 2-8. Example for PECI Host-Clients Connection **Figure 2-9. Example for PECI EC Connection** § § # 3 Technologies This chapter provides a high-level description of Intel technologies implemented in the processor. The implementation of the features may vary between the processor SKUs. Details on the different technologies of Intel processors and other relevant external notes are located at the Intel technology web site: http://www.intel.com/technology/ # 3.1 Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) Intel® Virtualization Technology (Intel® VT) makes a single system appear as multiple independent systems to software. This allows multiple, independent operating systems to run simultaneously on a single system. Intel® VT comprises technology components to support virtualization of platforms based on Intel architecture microprocessors and chipsets. Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) for IA-32, Intel<sup>®</sup> 64 and Intel<sup>®</sup> Architecture (Intel<sup>®</sup> VT-x) added hardware support in the processor to improve the virtualization performance and robustness. Intel<sup>®</sup> Virtualization Technology for Directed I/O (Intel<sup>®</sup> VT-d) extends Intel<sup>®</sup> VT-x by adding hardware assisted support to improve I/O device virtualization performance. Intel<sup>®</sup> VT-x specifications and functional descriptions are included in the $Intel^{®}$ 64 and IA-32 Architectures Software Developer's Manual, Volume 3 available at: http://www.intel.com/products/processor/manuals/index.htm The Intel® VT-d specification and other VT documents can be referenced at: http://www.intel.com/technology/virtualization/index.htm # 3.1.1 Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) for IA-32, Intel<sup>®</sup> 64 and Intel<sup>®</sup> Architecture (Intel<sup>®</sup> VT-X) ### Intel® VT-x Objectives Intel<sup>®</sup> VT-x provides hardware acceleration for virtualization of IA platforms. Virtual Machine Monitor (VMM) can use Intel<sup>®</sup> VT-x features to provide an improved reliable virtualized platform. By using Intel<sup>®</sup> VT-x, a VMM is: - **Robust:** VMMs no longer need to use para-virtualization or binary translation. This means that VMMs will be able to run off-the-shelf operating systems and applications without any special steps. - **Enhanced:** Intel<sup>®</sup> VT enables VMMs to run 64-bit guest operating systems on IA x86 processors. - **More Reliable:** Due to the hardware support, VMMs can now be smaller, less complex, and more efficient. This improves reliability and availability and reduces the potential for software conflicts. - **More Secure:** The use of hardware transitions in the VMM strengthens the isolation of VMs and further prevents corruption of one VM from affecting others on the same system. ### Intel® VT-x Key Features The processor supports the following added new Intel<sup>®</sup> VT-x features: - Extended Page Table (EPT) Accessed and Dirty Bits - EPT A/D bits enabled VMMs to efficiently implement memory management and page classification algorithms to optimize VM memory operations, such as defragmentation, paging, live migration, and check-pointing. Without hardware support for EPT A/D bits, VMMs may need to emulate A/D bits by marking EPT paging-structures as not-present or read-only, and incur the overhead of EPT page-fault VM exits and associated software processing. - EPTP (EPT pointer) switching - EPTP switching is a specific VM function. EPTP switching allows guest software (in VMX non-root operation, supported by EPT) to request a different EPT paging-structure hierarchy. This is a feature by which software in VMX non-root operation can request a change of EPTP without a VM exit. Software will be able to choose among a set of potential EPTP values determined in advance by software in VMX root operation. - Pause loop exiting - Support VMM schedulers referring to determine when a virtual processor of a multiprocessor virtual machine is not performing useful work. This situation may occur when not all virtual processors of the virtual machine are currently scheduled and when the virtual processor in question is in a loop involving the PAUSE instruction. The new feature allows detection of such loops and is thus called PAUSE-loop exiting. The processor IA core supports the following Intel® VT-x features: #### • Mode-based Execute Control for EPT (MBEC) - A mode of EPT operation which enables different controls for executability of Guest Physical Address (GPA) based on Guest specified mode (User/ Supervisor) of linear address translating to the GPA. When the mode is enabled, the executability of a GPA is defined by two bits in EPT entry. One bit for accesses to user pages and other one for accesses to supervisor pages. - This mode requires changes in VMCS and EPT entries. VMCS includes a bit "Mode-based execute control for EPT" which is used to enable/disable the mode. An additional bit in the EPT entry is defined as "supervisor-execute access"; the original execute control bit is considered as "user-execute access". If the "mode based EPT execute control" is disabled the additional bit is ignored and the system works with one bit execute control for both user pages and supervisor pages. - Behavioral changes Behavioral changes are across three areas: - Access to GPA If the "Mode-based execute control for EPT" VMexecution control is 1, treatment of guest-physical accesses by instruction fetches depends on the linear address from which an instruction is being fetched - a.If the translation of the linear address specifies user mode (the U/S bit was set in every paging structure entry used to translate the linear address), the resulting guest-physical address is executable under EPT only if the XU bit (at position 2) is set in every EPT paging-structure entry used to translate the guest-physical address. - b.If the translation of the linear address specifies supervisor mode (the U/S bit was clear in at least one of the paging-structure entries used to translate the linear address), the resulting guest-physical address is executable under EPT only if the XS bit is set in every EPT paging-structure entry used to translate the guest-physical address - —The XU and XS bits are used only when translating linear addresses for guest code fetches. They do not apply to guest page walks, data accesses, or A/D-bit updates - **VMEntry** If the "activate secondary controls" and "Mode-based execute control for EPT" VM-execution controls are both 1, VM entries ensure that the "enable EPT" VM-execution control is 1. VM entry fails if this check fails. When such a failure occurs, control is passed to the next instruction, - VMExit The exit qualification due to EPT violation reports clearly whether the violation was due to User mode access or supervisor mode access. - Capability Querying: IA32\_VMX\_PROCBASED\_CTLS2 has bit to indicate the capability, RDMSR can be used to read and query whether the processor supports the capability or not. - Extended Page Tables (EPT) - EPT is a hardware assisted page table virtualization. - It eliminates VM exits from guest OS to the VMM for shadow page-table maintenance. - Virtual Processor IDs (VPID) - Ability to assign a VM ID to tag processor IA core hardware structures (such as TLBs). - This avoids flushes on VM transitions to give a lower-cost VM transition time and an overall reduction in virtualization overhead. - Guest Preemption Timer - Mechanism for a VMM to preempt the execution of a guest OS after an amount of time specified by the VMM. The VMM sets a timer value before entering a guest. - The feature aids VMM developers in flexibility and Quality of Service (QoS) quarantees. - Descriptor-Table Exiting - Descriptor-table exiting allows a VMM to protect a guest OS from internal (malicious software based) attack by preventing relocation of key system data structures like IDT (interrupt descriptor table), GDT (global descriptor table), LDT (local descriptor table), and TSS (task segment selector). - A VMM using this feature can intercept (by a VM exit) attempts to relocate these data structures and prevent them from being tampered by malicious software. # 3.1.2 Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) for Directed I/O (Intel<sup>®</sup> VT-d) ## Intel® VT-d Objectives The key Intel<sup>®</sup> VT-d objectives are domain-based isolation and hardware-based virtualization. A domain can be abstractly defined as an isolated environment in a platform to which a subset of host physical memory is allocated. Intel<sup>®</sup> VT-d provides accelerated I/O performance for a virtualized platform and provides software with the following capabilities: - I/O Device Assignment and Security: For flexibly assigning I/O devices to VMs and extending the protection and isolation properties of VMs for I/O operations. - **DMA Remapping**: For supporting independent address translations for Direct Memory Accesses (DMA) from devices. - **Interrupt Remapping**: For supporting isolation and routing of interrupts from devices and external interrupt controllers to appropriate VMs. - **Reliability**: For recording and reporting to system software DMA and interrupt errors that may otherwise corrupt memory or impact VM isolation. Intel $^{\circledR}$ VT-d accomplishes address translation by associating transaction from a given I/O device to a translation table associated with the Guest to which the device is assigned. It does this by means of the data structure in the following illustration. This table creates an association between the device's PCI Express\* Bus/Device/Function (B/D/F) number and the base address of a translation table. This data structure is populated by a VMM to map devices to translation tables in accordance with the device assignment restrictions above, and to include a multi-level translation table (VT-d Table) that contains Guest specific address translations. Figure 3-1. Device to Domain Mapping Structures Intel® VT-d functionality, often referred to as an Intel® VT-d Engine, has typically been implemented at or near a PCI Express\* host bridge component of a computer system. This might be in a chipset component or in the PCI Express\* functionality of a processor with integrated I/O. When one such VT-d engine receives a PCI Express\* transaction from a PCI Express\* bus, it uses the B/D/F number associated with the transaction to search for an Intel® VT-d translation table. In doing so, it uses the B/D/F number to traverse the data structure shown in the above figure. If it finds a valid Intel® VT-d table in this data structure, it uses that table to translate the address provided on the PCI Express\* bus. If it does not find a valid translation table for a given translation, this results in an Intel® VT-d fault. If Intel® VT-d translation is required, the Intel® VT-d engine performs an N-level table walk. For more information, refer to *Intel*® *Virtualization Technology for Directed I/O Architecture Specification* http://www.intel.com/content/dam/www/public/us/en/documents/product-specifications/vt-directed-io-spec.pdf #### Intel® VT-d Key Features The processor supports the following Intel® VT-d features: - Memory controller and processor graphics comply with the Intel<sup>®</sup> VT-d 2.1 Specification. - Two Intel<sup>®</sup> VT-d DMA remap engines. - iGFX DMA remap engine. - Default DMA remap engine (covers all devices except iGFX). - · Support for root entry, context entry, and default context - 39-bit guest physical address and host physical address widths - Support for 4K page sizes only - Support for register-based fault recording only (for single entry only) and support for MSI interrupts for faults - Support for both leaf and non-leaf caching - Support for boot protection of default page table - Support for non-caching of invalid page table entries - Support for hardware based flushing of translated but pending writes and pending reads, on IOTLB invalidation - Support for Global, Domain specific and Page specific IOTLB invalidation - MSI cycles (MemWr to address FEEx\_xxxxh) are not translated - Translation faults result in cycle forwarding to VBIOS region (byte enables masked for writes). Returned data may be bogus for internal agents, PEG/DMI interfaces return unsupported request status. - Interrupt Remapping is supported - · Queued invalidation is supported - Intel<sup>®</sup> VT-d translation bypass address range is supported (Pass Through) The processor supports the following added new Intel® VT-d features: - 4-level Intel<sup>®</sup> VT-d Page walk both default Intel<sup>®</sup> VT-d engine as well as the iGfx VT-d engine are upgraded to support 4-level Intel<sup>®</sup> VT-d tables (adjusted guest address width of 48 bits). - Intel<sup>®</sup> VT-d superpage support of Intel<sup>®</sup> VT-d superpage (2 MB, 1 GB) for default Intel<sup>®</sup> VT-d engine (that covers all devices except iGfx). iGfx Intel<sup>®</sup> VT-d engine does not support superpage and BIOS should disable superpage in default Intel<sup>®</sup> VT-d engine when iGfx is enabled. **Note:** Intel<sup>®</sup> VT-d Technology may not be available on all SKUs. # 3.1.3 Intel<sup>®</sup> APIC Virtualization Technology (Intel<sup>®</sup> APICv) APIC Virtualization is a collection of features that can be used to support the Virtualization of interrupts and the Advanced Programmable Interrupt Controller (APIC). When APIC Virtualization is enabled, the processor emulates many accesses to the APIC, tracks the state of the virtual APIC, and delivers virtual interrupts — all in VMX non-root operation without a VM exit. The following are the VM-execution controls relevant to APIC Virtualization and virtual interrupts: - **Virtual-interrupt Delivery.** This controls enables the evaluation and delivery of pending virtual interrupts. It also enables the emulation of writes (memory-mapped or MSR-based, as enabled) to the APIC registers that control interrupt prioritization. - Use TPR Shadow. This control enables emulation of accesses to the APIC's taskpriority register (TPR) via CR8 and, if enabled, via the memory-mapped or MSRbased interfaces. - Virtualize APIC Accesses. This control enables virtualization of memory-mapped accesses to the APIC by causing VM exits on accesses to a VMM-specified APIC-access page. Some of the other controls, if set, may cause some of these accesses to be emulated rather than causing VM exits. - **Virtualize x2APIC Mode.** This control enables virtualization of MSR-based accesses to the APIC. - **APIC-register Virtualization.** This control allows memory-mapped and MSR-based reads of most APIC registers (as enabled) by satisfying them from the virtual-APIC page. It directs memory-mapped writes to the APIC-access page to the virtual-APIC page, following them by VM exits for VMM emulation. - **Process Posted Interrupts.** This control allows software to post virtual interrupts in a data structure and send a notification to another logical processor; upon receipt of the notification, the target processor will process the posted interrupts by copying them into the virtual-APIC page. Note: Intel® APIC Virtualization Technology may not be available on all SKUs. Intel<sup>®</sup> APIC Virtualization specifications and functional descriptions are included in the *Intel*<sup>®</sup> 64 Architectures Software Developer's Manual, Volume 3. Available at: http://www.intel.com/products/processor/manuals # 3.2 Power and Performance Technologies # 3.2.1 Intel<sup>®</sup> Hyper-Threading Technology (Intel<sup>®</sup> HT Technology) The processor supports Intel<sup>®</sup> Hyper-Threading Technology (Intel<sup>®</sup> HT Technology) that allows an execution processor IA core to function as two logical processors. While some execution resources such as caches, execution units, and buses are shared, each logical processor has its own architectural state with its own set of general-purpose registers and control registers. This feature should be enabled via BIOS and requires operating system support. Note: Intel<sup>®</sup> HT Technology may not be available on all SKUs. # 3.2.2 Intel<sup>®</sup> Turbo Boost Technology 2.0 The Intel<sup>®</sup> Turbo Boost Technology 2.0 allows the processor IA core / processor graphics core to opportunistically and automatically run faster than the processor IA core base frequency / processor graphics base frequency if it is operating below power, temperature, and current limits. The Intel<sup>®</sup> Turbo Boost Technology 2.0 feature is designed to increase performance of both multi-threaded and single-threaded workloads. Intel<sup>®</sup> Turbo Boost Technology 2.0 increases the ratio of application power towards TDP and also allows to increase power above TDP as high as PL2 for short periods of time. Thus, thermal solutions and platform cooling that are designed to less than thermal design guidance might experience thermal and performance issues since more applications will tend to run at the maximum power limit for extended periods of time. **Note:** Intel<sup>®</sup> Turbo Boost Technology 2.0 may not be available on all SKUs. ## 3.2.2.1 Intel® Turbo Boost Technology 2.0 Frequency To determine the highest performance frequency amongst active processor IA cores, the processor takes the following into consideration: - The number of processor IA cores operating in the C0 state. - ullet The estimated processor IA core current consumption (TDC) and $I_{CCMax}$ settings. - The estimated package prior and present power consumption and turbo power limits. - The package temperature. - Sustained turbo residencies at high voltages and temperature. Any of these factors can affect the maximum frequency for a given workload. If the power, current, Voltage or thermal limit is reached, the processor will automatically reduce the frequency to stay within the PL1 value. Turbo processor frequencies are only active if the operating system is requesting the P0 state. If turbo frequencies are limited, the cause is logged in IA\_PERF\_LIMIT\_REASONS register. For more information on P-states and C-states, Refer to Power Management. # 3.2.3 Intel<sup>®</sup> Thermal Velocity Boost (TVB) Intel<sup>®</sup> Thermal Velocity Boost allows the processor IA core to opportunistically and automatically increase the Intel<sup>®</sup> Turbo Boost Technology 2.0 frequency by up to two speed bins whenever processor temperature allows. The Intel<sup>®</sup> Thermal Velocity Boost feature is designed to increase performance of both multi-threaded and single-threaded workloads. **Note:** Intel<sup>®</sup> Thermal Velocity Boost (TVB) may not be available on all SKUs. # 3.2.4 Intel<sup>®</sup> Turbo Boost Max Technology 3.0 The Intel<sup>®</sup> Turbo Boost Max Technology 3.0 (ITBMT 3.0) grants a different maximum Turbo frequency for individual processor cores. To enable ITBMT 3.0 the processor exposes individual core capabilities; including diverse maximum turbo frequencies. An operating system that allows for varied per core frequency capability can then maximize power savings and performance usage by assigning tasks to the faster cores, especially on low core count workloads. Processors enabled with these capabilities can also allow software (most commonly a driver) to override the maximum per-core Turbo frequency limit and notify the operating system via an interrupt mechanism. For more information on the Intel<sup>®</sup> Turbo Boost Max 3.0 Technology, refer to http://www.intel.com/content/www/us/en/architecture-and-technology/turbo-boost/turbo-boost-max-technology.html **Note:** Intel<sup>®</sup> Turbo Boost Max 3.0 Technology may not be available on all SKUs. # 3.2.5 Intel<sup>®</sup> Advanced Vector Extensions 2 (Intel<sup>®</sup> AVX2) Intel<sup>®</sup> Advanced Vector Extensions 2.0 (Intel<sup>®</sup> AVX2) is the latest expansion of the Intel instruction set. Intel<sup>®</sup> AVX2 extends the Intel Advanced Vector Extensions (Intel<sup>®</sup> AVX) with 256-bit integer instructions, floating-point fused multiply add (FMA) instructions, and gather operations. The 256-bit integer vectors benefit math, codec, image, and digital signal processing software. FMA improves performance in face detection, professional imaging, and high performance computing. Gather operations increase vectorization opportunities for many applications. In addition to the vector extensions, this generation of Intel processors adds new bit manipulation instructions useful in compression, encryption, and general purpose software. For more information on Intel<sup>®</sup> AVX, Refer to http://www.intel.com/software/avx Intel<sup>®</sup> Advanced Vector Extensions (Intel<sup>®</sup> AVX) are designed to achieve higher throughput to certain integer and floating point operation. Due to varying processor power characteristics, utilizing AVX instructions may cause a) parts to operate below the base frequency b) some parts with Intel<sup>®</sup> Turbo Boost Technology 2.0 to not achieve any or maximum turbo frequencies. Performance varies depending on hardware, software and system configuration and you should consult your system manufacturer for more information. Intel<sup>®</sup> Advanced Vector Extensions refers to Intel<sup>®</sup> AVX, Intel<sup>®</sup> AVX2 or Intel<sup>®</sup> AVX-512. **Note:** Intel<sup>®</sup> AVX2 Technology may not be available on all SKUs. # 3.2.6 Intel<sup>®</sup> 64 Architecture x2APIC The x2APIC architecture extends the xAPIC architecture that provides key mechanisms for interrupt delivery. This extension is primarily intended to increase processor addressability. Specifically, x2APIC: - Retains all key elements of compatibility to the xAPIC architecture: - Delivery modes - Interrupt and processor priorities - Interrupt sources - Interrupt destination types - Provides extensions to scale processor addressability for both the logical and physical destination modes. - Adds new features to enhance performance of interrupt delivery. - Reduces complexity of logical destination mode interrupt delivery on link based architectures. The key enhancements provided by the x2APIC architecture over xAPIC are the following: - Support for two modes of operation to provide backward compatibility and extensibility for future platform innovations: - In xAPIC compatibility mode, APIC registers are accessed through memory mapped interface to a 4K-Byte page, identical to the xAPIC architecture. - In x2APIC mode, APIC registers are accessed through Model Specific Register (MSR) interfaces. In this mode, the x2APIC architecture provides significantly increased processor addressability and some enhancements on interrupt delivery. - Increased range of processor addressability in x2APIC mode: - Physical xAPIC ID field increases from 8 bits to 32 bits, allowing for interrupt processor addressability up to 4G-1 processors in physical destination mode. A processor implementation of x2APIC architecture can support fewer than 32bits in a software transparent fashion. - Logical xAPIC ID field increases from 8 bits to 32 bits. The 32-bit logical x2APIC ID is partitioned into two sub-fields a 16-bit cluster ID and a 16-bit logical ID within the cluster. Consequently, ((2^20) 16) processors can be addressed in logical destination mode. Processor implementations can support fewer than 16 bits in the cluster ID sub-field and logical ID sub-field in a software agnostic fashion. - The semantics for accessing APIC registers have been revised to simplify the programming of frequently-used APIC registers by system software. Specifically, the software semantics for using the Interrupt Command Register (ICR) and End Of Interrupt (EOI) registers have been modified to allow for more efficient delivery and dispatching of interrupts. - The x2APIC extensions are made available to system software by enabling the local x2APIC unit in the "x2APIC" mode. To benefit from x2APIC capabilities, a new operating system and a new BIOS are both needed, with special support for x2APIC mode. - The x2APIC architecture provides backward compatibility to the xAPIC architecture and forward extendible for future Intel platform innovations. **Note:** Intel x2APIC Technology may not be available on all SKUs. For more information, Refer the Intel® 64 Architecture x2APIC Specification at http://www.intel.com/products/processor/manuals/. # **3.2.7 Power Aware Interrupt Routing (PAIR)** The processor includes enhanced power-performance technology that routes interrupts to threads or processor IA cores based on their sleep states. As an example, for energy savings, it routes the interrupt to the active processor IA cores without waking the deep idle processor IA cores. For performance, it routes the interrupt to the idle (C1) processor IA cores without interrupting the already heavily loaded processor IA cores. This enhancement is mostly beneficial for high-interrupt scenarios like Gigabit LAN, WLAN peripherals, and so on. # 3.2.8 Intel<sup>®</sup> Transactional Synchronization Extensions (Intel<sup>®</sup> TSX-NI) Intel<sup>®</sup> Transactional Synchronization Extensions (Intel<sup>®</sup> TSX-NI) provides a set of instruction set extensions that allow programmers to specify regions of code for transactional synchronization. Programmers can use these extensions to achieve the performance of fine-grain locking while actually programming using coarse-grain locks. Details on Intel<sup>®</sup> TSX-NI may be found in *Intel<sup>®</sup> Architecture Instruction Set Extensions Programming Reference*. **Note:** Intel<sup>®</sup> TSX-NI may not be available on all SKUs. # 3.3 Debug Technologies # 3.3.1 Intel® Processor Trace Intel<sup>®</sup> Processor Trace (Intel<sup>®</sup> PT) is a new tracing capability added to $Intel^{®}$ Architecture, for use in software debug and profiling. $Intel^{®}$ PT provides the capability for more precise software control flow and timing information, with limited impact to software execution. This provides an enhanced ability to debug software crashes, hangs, or other anomalies, as well as responsiveness and short-duration performance issues. Intel $^{\mathbb{R}}$ VTune $^{\mathsf{TM}}$ Amplifier for Systems and the Intel $^{\mathbb{R}}$ System Debugger are part of Intel $^{\mathbb{R}}$ System Studio 2015 (and newer), which includes updates for new debug and trace features on this latest platform, including Intel $^{\mathbb{R}}$ PT and Intel $^{\mathbb{R}}$ Trace Hub. § § # 4 Power Management This chapter provides information on the following power management topics: - Advanced Configuration and Power Interface (ACPI) States - Processor IA Core Power Management - Integrated Memory Controller (IMC) Power Management - Processor Graphics Power Management - System Agent Enhanced Intel Speedstep® Technology - Voltage Optimization - ROP (Rest Of Platform) PMIC #### Notes: - The PCI Express\* and DMI interfaces are present only on S-Processor Line. - $\bullet$ Package C-State C10, S0ix and Modern standby supported when S-Processor Line is paired with an Intel® 400 Series Chipset Family Platform Controller Hub. Figure 4-1. Processor Power States Figure 4-2. Processor Package and IA Core C-States #### Notes: - There are constraints that prevent the system to go deeper. The "core state" relates to the core which is in the HIGHEST power state in the package (most active). #### 4.1 **Advanced Configuration and Power Interface** (ACPI) States Supported This section describes the ACPI states supported by the processor. #### **Table 4-1. System States** | State | Description | |----------|-------------------------------------------------------------------------------------------| | G00 | Full On | | G13-Cold | Suspend-to-RAM (STR). Context saved to memory (S3-Hot is not supported by the processor). | | G14 | Suspend-to-Disk (STD). All power lost (except wake-up on PCH). | | G25 | Soft off. All power lost (except wake-up on PCH). Total reboot. | | G3 | Mechanical off. All power removed from system. | ## **Table 4-2.** Processor IA Core / Package State Support | State | Description | | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | C0 | Active mode, processor executing code. | | | C1 | AutoHALT processor IA core state (package C0 state). | | | C1E | AutoHALT processor IA core state with lowest frequency and voltage operating point (package C0 state). | | | С3 | Processor IA execution cores in C3 or deeper, flush their L1 instruction cache, L1 data cache, and L2 cache to the LLC shared cache. LLC may be flushed. Clocks are shut off to each core. | | | C6 | Processor IA execution cores in this state save their architectural state before removing core voltage. BCLK is off. | | | C7 | Processor IA execution cores in this state behave similarly to the C6 state. If all execution cores request C7, LLC ways may be flushed until it is cleared. If the entire LLC is flushed, voltage will be removed from the LLC. | | | C8 | C7 plus LLC should be flushed. | | | C9 | C8 plus most Uncore voltages at 0V. IA, GT and SA reduced to 0V, while Vcc <sub>IO</sub> stays on. | | | C10 | C9 plus all VRs at PS4 or LPM. 24 MHz clock off. | | ### Table 4-3. Integrated Memory Controller (IMC) States | State | Description | | |-----------------------|------------------------------------------------------------------|--| | Power up | CKE asserted. Active mode. | | | Pre-charge Power down | CKE de-asserted (not self-refresh) with all banks closed. | | | Active Power down | CKE de-asserted (not self-refresh) with minimum one bank active. | | | Self-Refresh | CKE de-asserted using device self-refresh. | | # **Table 4-4. PCI Express\* Link States** | State | Description | |-------|--------------------------------------------------------| | L0 | Full on – Active transfer state. | | L1 | Lowest Active Power Management – Longer exit latency. | | L3 | Lowest power state (power-off) – Longest exit latency. | ## Table 4-5. Direct Media Interface (DMI) States | State | Description | | |-------|--------------------------------------------------------|--| | L0 | Full on – Active transfer state. | | | L1 | Lowest Active Power Management – Longer exit latency. | | | L3 | Lowest power state (power-off) – Longest exit latency. | | ## Table 4-6. G, S, and C Interface State Combinations (Sheet 1 of 2) | Global<br>(G)<br>State | Sleep (S)<br>State | Processor<br>Package (C)<br>State | Processor<br>State | System Clocks | Description | |------------------------|--------------------|-----------------------------------|--------------------|---------------|-------------------| | G0 | S0 | C0 | Full On | On | Full On | | G0 | S0 | C1/C1E | Auto-Halt | On | Auto-Halt | | G0 | S0 | C3 | Deep Sleep | On | Deep Sleep | | G0 | S0 | C6/C7 | Deep Power<br>Down | On | Deep Power Down | | G0 | S0 | C8/C9/C10 | Off | On | Deeper Power Down | #### Table 4-6. G, S, and C Interface State Combinations (Sheet 2 of 2) | Global<br>(G)<br>State | Sleep (S)<br>State | Processor<br>Package (C)<br>State | Processor<br>State | System Clocks | Description | |------------------------|--------------------|-----------------------------------|--------------------|-----------------|-----------------| | G1 | S3 | Power off | Off | Off, except RTC | Suspend to RAM | | G1 | S4 | Power off | Off | Off, except RTC | Suspend to Disk | | G2 | S5 | Power off | Off | Off, except RTC | Soft Off | | G3 | N/A | Power off | Off | Power off | Hard off | # 4.2 Processor IA Core Power Management While executing code, Enhanced Intel SpeedStep<sup>®</sup> Technology and Intel<sup>®</sup> Speed Shift Technology optimizes the processor's IA core frequency and voltage based on workload. Each frequency and voltage operating point is defined by ACPI as a P-state. When the processor is not executing code, it is idle. A low-power idle state is defined by ACPI as a C-state. In general, deeper power C-states have longer entry and exit latencies. ## 4.2.1 OS/HW Controlled P-states # 4.2.1.1 Enhanced Intel SpeedStep® Technology Enhanced Intel SpeedStep $^{\mathbb{R}}$ Technology enables OS to control and select P-state. The following are the key features of Enhanced Intel SpeedStep $^{\mathbb{R}}$ Technology: - Multiple frequency and voltage points for optimal performance and power efficiency. These operating points are known as P-states. - Frequency selection is software controlled by writing to processor MSRs. The voltage is optimized based on the selected frequency and the number of active processor IA cores. - Once the voltage is established, the PLL locks on to the target frequency. - All active processor IA cores share the same frequency and voltage. In a multicore processor, the highest frequency P-state requested among all active IA cores is selected. - Software-requested transitions are accepted at any time. If a previous transition is in progress, the new transition is deferred until the previous transition is completed. - The processor controls voltage ramp rates internally to ensure glitch-free transitions. - Because there is low transition latency between P-states, a significant number of transitions per-second are possible. ## 4.2.1.2 Intel<sup>®</sup> Speed Shift Technology Intel<sup>®</sup> Speed Shift Technology is an energy efficient method of frequency control by the hardware rather than relying on OS control. OS is aware of available hardware P-states and request a desired P-state or it can let Hardware determine the P-state. The OS request is based on its workload requirements and awareness of processor capabilities. Processor decision is based on the different system constraints for example: Workload demand, thermal limits while taking into consideration the minimum and maximum levels and activity window of performance requested by the operating system. ### 4.2.2 Low-Power Idle States When the processor is idle, low-power idle states (C-states) are used to save power. More power savings actions are taken for numerically higher C-states. However, deeper C-states have longer exit and entry latencies. Resolution of C-states occur at the thread, processor IA core, and processor package level. Thread-level C-states are available if Intel<sup>®</sup> Hyper-Threading Technology is enabled. **Caution:** Long term reliability cannot be assured unless all the Low-Power Idle States are enabled. #### Figure 4-3. Idle Power Management Breakdown of the Processor IA Cores While individual threads can request low-power C-states, power saving actions only take place once the processor IA core C-state is resolved. Processor IA core C-states are automatically resolved by the processor. For thread and processor IA core C-states, a transition to and from C0 state is required before entering any other C-state. ## 4.2.3 Requesting Low-Power Idle States The primary software interfaces for requesting low-power idle states are through the MWAIT instruction with sub-state hints and the HLT instruction (for C1 and C1E). However, software may make C-state requests using the legacy method of I/O reads from the ACPI-defined processor clock control registers, referred to as P\_LVLx. This method of requesting C-states provides legacy support for operating systems that initiate C-state transitions using I/O reads. For legacy operating systems, P\_LVLx I/O reads are converted within the processor to the equivalent MWAIT C-state request. Therefore, P\_LVLx reads do not directly result in I/O reads to the system. The feature, known as I/O MWAIT redirection, should be enabled in the BIOS. The BIOS can write to the C-state range field of the PMG\_IO\_CAPTURE MSR to restrict the range of I/O addresses that are trapped and emulate MWAIT like functionality. Any P\_LVLx reads outside of this range do not cause an I/O redirection to MWAIT(Cx) like request. They fall through like a normal I/O instruction. When P\_LVLx I/O instructions are used, MWAIT sub-states cannot be defined. The MWAIT sub-state is always zero if I/O MWAIT redirection is used. By default, P\_LVLx I/O redirections enable the MWAIT 'break on EFLAGS.IF' feature that triggers a wake up on an interrupt, even if interrupts are masked by EFLAGS.IF. #### 4.2.4 Processor IA Core C-State Rules The following are general rules for all processor IA core C-states: - A processor IA core C-State is determined by the lowest numerical thread state (such as Thread 0 requests C1E while Thread 1 requests C3 state, resulting in a processor IA core C1E state). Refer the G, S, and C Interface State Combinations table. - A processor IA core transitions to C0 state when: - An interrupt occurs. - There is an access to the monitored address if the state was entered using an MWAIT/Timed MWAIT instruction. - The deadline corresponding to the Timed MWAIT instruction expires. - An interrupt directed toward a single thread wakes up only that thread. - If any thread in a processor IA core is active (in C0 state), the core's C-state will resolve to C0. - Any interrupt coming into the processor package may wake any processor IA core. - A system reset re-initializes all processor IA cores. #### **Processor IA Core CO State** The normal operating state of a processor IA core where code is being executed. #### **Processor IA Core C1/C1E State** C1/C1E is a low-power state entered when all threads within a processor IA core execute a HLT or MWAIT(C1/C1E) instruction. A System Management Interrupt (SMI) handler returns execution to either Normal state or the C1/C1E state. Refer the $Intel^{\circledR}$ 64 and IA-32 Architectures Software Developer's Manual for more information. While a processor IA core is in C1/C1E state, it processes bus snoops and snoops from other threads. For more information on C1E, refer Section 4.2.5, "Package C-States". #### **Processor IA Core C3 State** Individual threads of a processor IA core can enter the C3 state by initiating a P\_LVL2 I/O read to the P\_BLK or an MWAIT(C3) instruction. A processor IA core in C3 state flushes the contents of its L1 instruction cache, L1 data cache, and L2 cache to the shared LLC, while maintaining its architectural state. All processor IA core clocks are stopped at this point. Because the processor IA core's caches are flushed, the processor does not wake any processor IA core that is in the C3 state when either a snoop is detected or when another processor IA core accesses cacheable memory. #### **Processor IA Core C6 State** Individual threads of a processor IA core can enter the C6 state by initiating a P\_LVL3 I/O read or an MWAIT(C6) instruction. Before entering processor IA core C6 state, the processor IA core will save its architectural state to a dedicated SRAM. Once complete, a processor IA core will have its voltage reduced to 0 V. During exit, the processor IA core is powered on and its architectural state is restored. #### **Processor IA Core C7-C10 States** Individual threads of a processor IA core can enter the C7, C8, C9, or C10 state by initiating a P\_LVL4, P\_LVL5, P\_LVL6, P\_LVL7 I/O read (respectively) to the P\_BLK or by an MWAIT(C7/C8/C9/C10) instruction. The processor IA core C7-C10 state exhibits the same behavior as the processor IA core C6 state. #### **C-State Auto-Demotion** In general, deeper C-states, such as C6 or C7, have long latencies and have higher energy entry/exit costs. The resulting performance and energy penalties become significant when the entry/exit frequency of a deeper C-state is high. Therefore, incorrect or inefficient usage of deeper C-states have a negative impact on battery life and idle power. To increase residency and improve battery life and idle power in deeper C-states, the processor supports C-state auto-demotion. There are two C-State auto-demotion options: - C7/C6 to C3 - C7/C6/C3 To C1 The decision to demote a processor IA core from C6/C7 to C3 or C3/C6/C7 to C1 is based on each processor IA core's immediate residency history. Upon each processor IA core C6/C7 request, the processor IA core C-state is demoted to C3 or C1 until a sufficient amount of residency has been established. At that point, a processor IA core is allowed to go into C3/C6 or C7. Each option can be run concurrently or individually. If the interrupt rate experienced on a processor IA core is high and the processor IA core is rarely in a deep C-state between such interrupts, the processor IA core can be demoted to a C3 or C1 state. A higher interrupt pattern is required to demote a processor IA core to C1 as compared to C3. This feature is disabled by default. BIOS should enable it in the PMG\_CST\_CONFIG\_CONTROL register. The auto-demotion policy is also configured by this register. ## 4.2.5 Package C-States The processor supports C0, C3, C6, C7, C8, C9, and C10 package states. The following is a summary of the general rules for package C-state entry. These apply to all package C-states, unless specified otherwise: - A package C-state request is determined by the lowest numerical processor IA core C-state amongst all processor IA cores. - A package C-state is automatically resolved by the processor depending on the processor IA core idle power states and the status of the platform components. - Each processor IA core can be at a lower idle power state than the package if the platform does not grant the processor permission to enter a requested package C-state. - The platform may allow additional power savings to be realized in the processor. - For package C-states, the processor is not required to enter C0 before entering any other C-state. - Entry into a package C-state may be subject to auto-demotion that is, the processor may keep the package in a deeper package C-state then requested by the operating system if the processor determines, using heuristics, that the deeper C-state results in better power/performance. The processor exits a package C-state when a break event is detected. Depending on the type of break event, the processor does the following: - If a processor IA core break event is received, the target processor IA core is activated and the break event message is forwarded to the target processor IA core. - If the break event is not masked, the target processor IA core enters the processor IA core C0 state and the processor enters package C0. - If the break event is masked, the processor attempts to re-enter its previous package state. - If the break event was due to a memory access or snoop request, - But the platform did not request to keep the processor in a higher package Cstate, the package returns to its previous C-state. - And the platform requests a higher power C-state, the memory access or snoop request is serviced and the package remains in the higher power C-state. Figure 4-4. Package C-State Entry and Exit #### Package C0 This is the normal operating state for the processor. The processor remains in the normal state when at least one of its processor IA cores is in the C0 or C1 state or when the platform has not granted permission to the processor to go into a low-power state, Processor Graphic in RC0 or RC6. Individual processor IA cores may be in deeper power idle states while the package is in C0 state. #### Package C2 State Package C2 state is an internal processor state that cannot be explicitly requested by software. A processor enters Package C2 state when either: All processor IA cores have requested a C3 or deeper power state and all graphics processor IA cores requested are in RC6, but constraints (LTR, programmed timer events in the near future, and so forth) prevent entry to any state deeper than C2 state. Or, all processor IA cores have requested a C3 or deeper power state and all graphics processor IA cores requested are in RC6 and a memory access request is received. Upon completion of all outstanding memory requests, the processor transitions back into a deeper package C-state. #### Package C3 State A processor enters the package C3 low-power state when: - At least one processor IA core is in the C3 state. - The other processor IA cores are in a C3 or deeper power state, and the processor has been granted permission by the platform. - The platform has not granted a request to a package C6/C7 state or deeper state but has allowed a package C3 state. In package C3-state, the LLC shared cache is valid. #### Package C6 State A processor enters the package C6 low-power state when: - At least one processor IA core is in the C6 state. - The other processor IA cores are in a C6 or deeper power state, and the processor has been granted permission by the platform. - The platform has not granted a package C7 or deeper request but has allowed a C6 package state. In package C6 state, all processor IA cores have saved their architectural state and have had their voltages reduced to zero volts. It is possible the LLC shared cache is flushed and turned off in package C6 state. The **C6DRAM feature** saves the processor internal state at Package C6 and deeper to DRAM instead of on-die SRAM. When the processor state has been saved to DRAM, the dedicated save/restore SRAM modules are power gated, enabling idle power savings. The SRAM modules operate on the sustained voltage rail (VccST). The memory region used for C6DRAM resides in the Processor Reserved Memory region (PRMRR) which is encrypted and replay protected. The processor issues a Machine Check exception (#MC) if the processor state has been corrupted. #### Package C7 State The processor enters the package C7 low-power state when all processor IA cores are in the C7 or deeper state and the operating system may request that the LLC will be flushed. Processor IA core break events are handled the same way as in package C3 or C6. Upon exit of the package C7 state, the LLC will be partially enabled once a processor IA core wakes up if it was fully flushed, and will be fully enabled once the processor has stayed out of C7 for a preset amount of time. Power is saved since this prevents the LLC from being re-populated only to be immediately flushed again. Some VRs are reduce to 0 V. #### Package C8 State The processor enters C8 states when the processor IA cores lower numerical state is C8. The C8 state is similar to C7 state, but in addition, the LLC is flushed in a single step, Vcc and $Vcc_{GT}$ are reduced to 0 V. The display engine stays on. #### Package C9 State The processor enters C9 states when the processor IA cores lower numerical state is C9. Package C9 state is similar to C8 state; the VRs are off, Vcc, Vcc $_{\rm GT}$ and Vcc $_{\rm SA}$ at 0 V, Vcc $_{\rm IO}$ and Vcc $_{\rm ST}$ stays on. #### Package C10 State The processor enters C10 states when the processor IA cores lower numerical state is C10. Package C10 state is similar to the package C9 state, but in addition the IMVP8 VR is in PS4 low-power state (Not applied to DT SKU), which is near to shut off of the IMVP8 VR. The $Vcc_{IO}$ is in low-power mode as well. #### InstantGo InstantGo is a platform state. On display time out the OS requests the processor to enter package C10 and platform devices at RTD3 (or disabled) in order to attain low power in idle. #### **Dynamic LLC Sizing** When all processor IA cores request C7 or deeper C-state, internal heuristics dynamically flushes the LLC. Once the processor IA cores enter a deep C-state, depending on their MWAIT sub-state request, the LLC is either gradually flushed N-ways at a time or flushed all at once. Upon the processor IA cores exiting to C0 state, the LLC is gradually expanded based on internal heuristics. # 4.2.6 Package C-States and Display Resolutions The integrated graphics engine has the frame buffer located in system memory. When the display is updated, the graphics engine fetches display data from system memory. Different screen resolutions and refresh rates have different memory latency requirements. These requirements may limit the deepest Package C-state the processor can enter. Other elements that may affect the deepest Package C-state available are the following: - · Display is on or off - · Single or multiple displays - · Native or non-native resolution - · Panel Self Refresh (PSR) technology #### Note: Display resolution is not the only factor influencing the deepest Package C-state the processor can get into. Device latencies, interrupt response latencies, and core C-states are among other factors that influence the final package C-state the processor can enter. The following table lists display resolutions and deepest available package C-State. The display resolutions are examples using common values for blanking and pixel rate. Actual results will vary. The table shows the deepest possible Package C-state. System workload, system idle, and AC or DC power also affect the deepest possible Package C-state. #### **Table 4-7. Deepest Package C-State Available** | U v1 Processor Line <sup>1,2</sup> | | H Process | sor Line <sup>1,2</sup> | |------------------------------------|--------------|--------------------------|-------------------------| | PSR Enabled | PSR Disabled | PSR Enabled <sup>3</sup> | PSR Disabled | | PC10 | PC8 | PC10 | PC8 | #### Notes: - 1. All Deep states are with Display ON. - The deepest package C-state dependents on various factors, including Platform devices, HW configuration and peripheral software. - All are referring to 800x600, 1024x768, 1280x1024, 1920x1080, 1920x1200, 1920x1440, 2048x1536, 2560x1600, 2560x1920, 2880x1620, 2880x1800, 3200x1800, 3200x2000, 3840x2160 and 4096x2160 resolutions, up to 60 Hz. # 4.3 Integrated Memory Controller (IMC) Power Management The main memory is power managed during normal operation and in low-power ACPI C-states. # 4.3.1 Disabling Unused System Memory Outputs Any system memory (SM) interface signal that goes to a memory in which it is not connected to any actual memory devices (such as SODIMM connector is unpopulated, or is single-sided) is tri-stated. The benefits of disabling unused SM signals are: - · Reduced power consumption. - Reduced possible overshoot/undershoot signal quality issues Refer by the processor I/O buffer receivers caused by reflections from potentially un-terminated transmission lines. When a given rank is not populated, the corresponding control signals (CLK\_P/CLK\_N/CKE/ODT/CS) are not driven. At reset, all rows should be assumed to be populated, until it can be proven that they are not populated. This is due to the fact that when CKE is tri-stated with a DRAMs present, the DRAMs are not ensured to maintain data integrity. CKE tri-state should be enabled by BIOS where appropriate, since at reset all rows should be assumed to be populated. ## 4.3.2 DRAM Power Management and Initialization The processor implements extensive support for power management on the memory interface. Each channel drives 4 CKE pins, one per rank. The CKE is one of the power-saving means. When CKE is off, the internal DDR clock is disabled and the DDR power is reduced. The power-saving differs according to the selected mode and the DDR type used. For more information, refer to the IDD table in the DDR specification. The processor supports four different types of power-down modes in package C0 state. The different power-down modes can be enabled through configuring PM PDWN configuration register. The type of CKE power-down can be configured through PDWN\_mode (bits 15:12) and the idle timer can be configured through PDWN idle counter (bits 11:0). The different power-down modes supported are: - No power-down (CKE disable) - Active power-down (APD): This mode is entered if there are open pages when de-asserting CKE. In this mode the open pages are retained. Power-saving in this mode is the lowest. Power consumption of DDR is defined by IDD3P. Exiting this mode is fined by tXP – small number of cycles. For this mode, DRAM DLL should be on. - **PPD/DLL-off:** In this mode the data-in DLLs on DDR are off. Power-saving in this mode is the best among all power modes. Power consumption is defined by IDD2P. Exiting this mode is defined by tXP, but also tXPDLL (10–20 according to DDR type) cycles until first data transfer is allowed. For this mode, DRAM DLL should be off. - **Precharged power-down (PPD):** This mode is entered if all banks in DDR are precharged when de-asserting CKE. Power-saving in this mode is intermediate better than APD, but less than DLL-off. Power consumption is defined by IDD2P. Exiting this mode is defined by tXP. The difference from APD mode is that when waking-up, all page-buffers are empty.) The LPDDR does not have a DLL. As a result, the power savings are as good as PPD/DDL-off but will have lower exit latency and higher performance. The CKE is determined per rank, whenever it is inactive. Each rank has an idle counter. The idle-counter starts counting as soon as the rank has no accesses, and if it expires, the rank may enter power-down while no new transactions to the rank arrives to queues. The idle-counter begins counting at the last incoming transaction arrival. It is important to understand that since the power-down decision is per rank, the IMC can find many opportunities to power down ranks, even while running memory intensive applications; the savings are significant (may be few Watts, according to DDR specification). This is significant when each channel is populated with more ranks. Selection of power modes should be according to power-performance or thermal tradeoff of a given system: - When trying to achieve maximum performance and power or thermal consideration is not an issue: use no power-down. - In a system which tries to minimize power-consumption, try using the deepest power-down mode possible PPD/DLL-off with a low idle timer value. - In high-performance systems with dense packaging (that is, tricky thermal design) the power-down mode should be considered in order to reduce the heating and avoid DDR throttling caused by the heating. The default value that BIOS configures in PM PDWN configuration register is 6080 – that is, PPD/DLL-off mode with idle timer of 0x80, or 128 DCLKs. This is a balanced setting with deep power-down mode and moderate idle timer value. The idle timer expiration count defines the # of DCLKs that a rank is idle that causes entry to the selected power mode. As this timer is set to a shorter time the IMC will have more opportunities to put the DDR in power-down. There is no BIOS hook to set this register. Customers choosing to change the value of this register can do it by changing it in the BIOS. For experiments, this register can be modified in real time if BIOS does not lock the IMC registers. #### 4.3.2.1 Initialization Role of CKE During power-up, CKE is the only input to the SDRAM that has its level recognized (other than the reset pin) once power is applied. It should be driven LOW by the DDR controller to make sure the SDRAM components float DQ and DQS during power-up. CKE signals remain LOW (while any reset is active) until the BIOS writes to a configuration register. Using this method, CKE is ensured to remain inactive for much longer than the specified 200 micro-seconds after power and clocks to SDRAM devices are stable. #### 4.3.2.2 Conditional Self-Refresh During S0 idle state, system memory may be conditionally placed into self-refresh state when the processor is in package C3 or deeper power state. Refer to Section 4.5.1.1 for more details on conditional self-refresh with Intel<sup>®</sup> HD Graphics enabled. When entering the S3 – Suspend-to-RAM (STR) state or S0 conditional self-refresh, the processor IA core flushes pending cycles and then enters SDRAM ranks that are not used by the processor graphics into self-refresh. The CKE signals remain LOW so the SDRAM devices perform self-refresh. The target behavior is to enter self-refresh for package C3 or deeper power states as long as there are no memory requests to service. #### **Table 4-8. Targeted Memory State Conditions** | State | Memory State with Processor Graphics | Memory State with External Graphics | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | C0, C1, C1E | Dynamic memory rank power-down based on idle conditions. | Dynamic memory rank power-down based on idle conditions. | | C3, C6, C7 or<br>deeper | If the processor graphics engine is idle and there are no pending display requests, then enter self-refresh. Otherwise use dynamic memory rank power-down based on idle conditions. | If there are no memory requests, then enter self-refresh. Otherwise use dynamic memory rank power-down based on idle conditions. | | S3 | Self-Refresh Mode | Self-Refresh Mode | | S4 | Memory power-down (contents lost) | Memory power-down (contents lost) | #### 4.3.2.3 Dynamic Power-Down Dynamic power-down of memory is employed during normal operation. Based on idle conditions, a given memory rank may be powered down. The IMC implements aggressive CKE control to dynamically put the DRAM devices in a power-down state. The processor IA core controller can be configured to put the devices in active power-down (CKE de-assertion with open pages) or precharge power-down (CKE de-assertion with all pages closed). Precharge power-down provides greater power savings but has a bigger performance impact, since all pages will first be closed before putting the devices in power-down mode. If dynamic power-down is enabled, all ranks are powered up before doing a refresh cycle and all ranks are powered down at the end of refresh. ## 4.3.2.4 DRAM I/O Power Management Unused signals should be disabled to save power and reduce electromagnetic interference. This includes all signals associated with an unused memory channel. Clocks, CKE, ODT and CS signals are controlled per DIMM rank and will be powered down for unused ranks. The I/O buffer for an unused signal should be tri-stated (output driver disabled), the input receiver (differential sense-amp) should be disabled, and any DLL circuitry related ONLY to unused signals should be disabled. The input path should be gated to prevent spurious results due to noise on the unused signals (typically handled automatically when input receiver is disabled). #### 4.3.2.5 C6DRAM Feature The C6DRAM feature saves the processor internal state at Package C6 and deeper to DRAM instead of on-die SRAM. When the processor state has been saved to DRAM, the dedicated save/restore SRAM modules are power gated, enabling idle power savings. The SRAM modules operate on the sustained voltage rail (VccST). The memory region used for C6DRAM resides in the Processor Reserved Memory region (PRMRR) which is encrypted and replay protected. The processor issues a Machine Check exception (#MC) if the processor state has been corrupted. # 4.3.3 DDR Electrical Power Gating (EPG) The DDR I/O of the processor supports Electrical Power Gating (DDR-EPG) while the processor is at C3 or deeper power state. - In C3 or deeper power state, the processor internally gates VDDQ for the majority of the logic to reduce idle power while keeping all critical DDR pins such as CKE and VREF in the appropriate state. - In C7 or deeper power state, the processor internally gates V<sub>CCIO</sub> for all non-critical state to reduce idle power. - In S3 or C-state transitions, the DDR does not go through training mode and will restore the previous training information. # 4.3.4 Power Training BIOS MRC performing Power Training steps to reduce DDR I/O power while keeping reasonable operational margins, still ensuring platform operation. The algorithms attempt to weaken ODT, driver strength and the related buffers parameters both on the MC and the DRAM side and find the best possible trade-off between the total I/O power and the operational margins using advanced mathematical models. Processor PEG-PCIe interface does not support Hot-Plug. Hot Plug like^ is only supported at Processor PEG-PCIe using Thunderbolt™ Device. ^Turning Thunderbolt™ Power On and Off electrically RTD3 Like. 2. The PCI Express\* and DMI interfaces are present only in 2-Chip platform processors. An increase in power consumption may be observed when PCI Express\* ASPM capabilities are disabled. Table 4-9. Package C-States with PCIe\* Link States Dependencies | PEG/DMI | L-State | Description | Package C-State | |---------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | DMI | L1 | Higher latency, lower power "standby" state | PC6-PC10 | | PEG | L1, L2,<br>Disabled, NDA<br>(no device<br>attached) | L1- Higher latency, lower power "standby" state L2 – Auxiliary-powered Link, deep-energy-saving state. Disabled - The intent of the Disabled state is to allow a configured Link to be disabled until directed or Electrical Idle is exited (i.e., due to a hot removal and insertion) after entering Disabled. NDA- no physical device is attached on PEG port | PC6-PC7 | | PEG | L2, Disabled,<br>NDA (no device<br>attached) | L2 – Auxiliary-powered Link, deep-energy-saving state. Disabled - The intent of the Disabled state is to allow a configured Link to be disabled until directed or Electrical Idle is exited (i.e., due to a hot removal and insertion) after entering Disabled. NDA- no physical device is attached on PEG port | PC8-PC10 | # 4.4 Direct Media Interface (DMI) Power Management • Active power management support using L1 state. **Note:** The PCI Express\* and DMI interfaces are present only in 2-Chip platform processors. # 4.5 Processor Graphics Power Management # 4.5.1 Memory Power Savings Technologies # 4.5.1.1 Intel® Rapid Memory Power Management (Intel® RMPM) Intel<sup>®</sup> Rapid Memory Power Management (Intel<sup>®</sup> RMPM) conditionally places memory into self-refresh when the processor is in package C3 or deeper power state to allow the system to remain in the deeper power states longer for memory not reserved for graphics memory. Intel<sup>®</sup> RMPM functionality depends on graphics/display state (relevant only when processor graphics is being used), as well as memory traffic patterns generated by other connected I/O devices. # 4.5.1.2 Intel<sup>®</sup> Smart 2D Display Technology (Intel<sup>®</sup> S2DDT) Intel $^{\$}$ S2DDT reduces display refresh memory traffic by reducing memory reads required for display refresh. Power consumption is reduced by less accesses to the IMC. Intel $^{\$}$ S2DDT is only enabled in single pipe mode. Intel® S2DDT is most effective with: - Display images well suited to compression, such as text windows, slide shows, and so on. Poor examples are 3D games. - Static screens such as screens with significant portions of the background showing 2D applications, processor benchmarks, and so on, or conditions when the processor is idle. Poor examples are full-screen 3D games and benchmarks that flip the display image at or near display refresh rates. # 4.5.2 Display Power Savings Technologies # 4.5.2.1 Intel® (Seamless and Static) Display Refresh Rate Switching (DRRS) with eDP\* Port Intel<sup>®</sup> DRRS provides a mechanism where the monitor is placed in a slower refresh rate (the rate at which the display is updated). The system is smart enough to know that the user is not displaying either 3D or media like a movie where specific refresh rates are required. The technology is very useful in an environment such as a plane where the user is in battery mode doing E-mail, or other standard office applications. It is also useful where the user may be viewing web pages or social media sites while in battery mode. # 4.5.2.2 Intel<sup>®</sup> Automatic Display Brightness Intel<sup>®</sup> Automatic Display Brightness feature dynamically adjusts the backlight brightness based upon the current ambient light environment. This feature requires an additional sensor to be on the panel front. The sensor receives the changing ambient light conditions and sends the interrupts to the Intel<sup>®</sup> Graphics driver. As per the change in Lux, (current ambient light illuminance), the new backlight setting can be adjusted through BLC. The converse applies for a brightly lit environment. Intel<sup>®</sup> Automatic Display Brightness increases the backlight setting. # 4.5.2.3 Smooth Brightness The Smooth Brightness feature is the ability to make fine grained changes to the screen brightness. All Windows\* 10 system that support brightness control are required to support Smooth Brightness control and it should be supporting 101 levels of brightness control. Apart from the Graphics driver changes, there may be few System BIOS changes required to make this feature functional. # 4.5.2.4 Intel® Display Power Saving Technology (Intel® DPST) 6.0 The Intel<sup>®</sup> DPST technique achieves backlight power savings while maintaining a good visual experience. This is accomplished by adaptively enhancing the displayed image while decreasing the backlight brightness simultaneously. The goal of this technique is to provide equivalent end-user-perceived image quality at a decreased backlight power level. - 1. The original (input) image produced by the operating system or application is analyzed by the Intel<sup>®</sup> DPST subsystem. An interrupt to Intel<sup>®</sup> DPST software is generated whenever a meaningful change in the image attributes is detected. (A meaningful change is when the Intel<sup>®</sup> DPST software algorithm determines that enough brightness, contrast, or color change has occurred to the displaying images that the image enhancement and backlight control needs to be altered). - 2. Intel<sup>®</sup> DPST subsystem applies an image-specific enhancement to increase image contrast, brightness, and other attributes. - 3. A corresponding decrease to the backlight brightness is applied simultaneously to produce an image with similar user-perceived quality (such as brightness) as the original image. Intel $^{\circledR}$ DPST 6.0 has improved the software algorithms and has minor hardware changes to better handle backlight phase-in and ensures the documented and validated method to interrupt hardware phase-in. ## 4.5.2.5 Panel Self-Refresh 2 (PSR 2) Panel Self-Refresh feature allows the Processor Graphics core to enter low-power state when the frame buffer content is not changing constantly. This feature is available on panels capable of supporting Panel Self-Refresh. Apart from being able to support, the eDP\* panel should be eDP\* 1.4 compliant. PSR 2 adds partial frame updates and requires an eDP\* 1.4 compliant panel. PSR2 is limited to 3200x2000@60 Maximum display resolution. # 4.5.2.6 Low-Power Single Pipe (LPSP) Low-power single pipe is a power conservation feature that helps save power by keeping the inactive pipes powered OFF. This feature is enabled only in a single display configuration without any scaling functionalities. This feature is supported from 4th Generation Intel® Core™ processor family onwards. LPSP is achieved by keeping a single pipe enabled during eDP\* only with minimal display pipeline support. This feature is panel independent and works with any eDP\* panel (port A) in single display mode. # 4.5.3 Processor Graphics Core Power Savings Technologies # 4.5.3.1 Intel<sup>®</sup> Graphics Dynamic Frequency Intel<sup>®</sup> Turbo Boost Technology 2.0 is the ability of the processor IA cores and graphics (Graphics Dynamic Frequency) cores to opportunistically increase frequency and/or voltage above the guaranteed processor and graphics frequency for the given part. Intel<sup>®</sup> Graphics Dynamic Frequency is a performance feature that makes use of unused package power and thermals to increase application performance. The increase in frequency is determined by how much power and thermal budget is available in the package, and the application demand for additional processor or graphics performance. The processor IA core control is maintained by an embedded controller. The graphics driver dynamically adjusts between P-States to maintain optimal performance, power, and thermals. The graphics driver will always place the graphics engine in its lowest possible P-State. Intel<sup>®</sup> Graphics Dynamic Frequency requires BIOS support. # 4.5.3.2 Intel<sup>®</sup> Graphics Render Standby Technology (Intel<sup>®</sup> GRST) The final power savings technology from Intel happens while the system is asleep. This is another technology where the voltage is adjusted down. For RC6 the voltage is adjusted very low, or very close to zero, what may reduced power by over 1000. #### 4.5.3.3 Dynamic FPS (DFPS) Dynamic FPS (DFPS) or dynamic frame-rate control is a runtime feature for improving power-efficiency for 3D workloads. Its purpose is to limit the frame-rate of full screen 3D applications without compromising on user experience. By limiting the frame rate, the load on the graphics engine is reduced, giving an opportunity to run the Processor Graphics at lower speeds, resulting in power savings. This feature works in both AC/DC modes. # 4.6 System Agent Enhanced Intel Speedstep® Technology System Agent Enhanced Intel Speedstep<sup>®</sup> Technology, a new feature for this processor, is dynamic voltage frequency scaling of the System Agent clock based on memory utilization. Unlike processor core and package Enhanced Intel Speedstep<sup>®</sup> Technology, System Agent Enhanced Intel Speedstep<sup>®</sup> Technology has only two valid operating points. When workload is low and SA Enhanced Speedstep® Technology is enabled, the DDR data rate may drop temporally as follows: - LPDDR3 1066 MT - DDR4 1333 MT MTBefore changing the DDR data rate, the processor sets DDR to self-refresh and changes needed parameters. The DDR voltage remains stable and unchanged. BIOS/MRC DDR training at high and low frequencies sets I/O and timing parameters. Note: The H-Processor Lines do not support System Agent Enhanced Intel Speedstep<sup>®</sup> Technology. # 4.7 Voltage Optimization Voltage Optimization opportunistically provides reduction in power consumption, that is, a boost in performance at a given PL1. Over time the benefit is reduced. There is no change to base frequency or turbo frequency. During system validation and tuning, this feature should be disabled to reflect processor power and performance that is expected over time. This feature is available on selected SKUs. # 4.8 ROP (Rest Of Platform) PMIC In addition to discrete voltage regulators, Intel supports specific PMIC (Power Management Integrated Circuit) models to power the ROP rails. § § #### **Power Management** # 5 Thermal Management # **5.1** Processor Thermal Management The thermal solution provides both component-level and system-level thermal management. To allow optimal operation and long-term reliability of Intel processor-based systems, the system/processor thermal solution should be designed so that the processor: - **Bare Die Parts**: Remains below the maximum junction temperature (Tj<sub>MAX</sub>) specification at the maximum thermal design power (TDP). - **Lidded Parts**: Remains below the maximum case temperature (Tcmax) specification at the maximum thermal design power. - Conforms to system constraints, such as system acoustics, system skintemperatures, and exhaust-temperature requirements. #### Caution: Thermal specifications given in this chapter are on the component and package level and apply specifically to the processor. Operating the processor outside the specified limits may result in permanent damage to the processor and potentially other components in the system. ## 5.1.1 Thermal Considerations The processor TDP is the maximum sustained power that should be used for design of the processor thermal solution. TDP is a power dissipation and component temperature operating condition limit, specified in this document, that is validated during manufacturing for the base configuration when executing a near worst case commercially available workload without AVX as specified by Intel for the SKU segment. TDP may be exceeded for short periods of time or if running a very high power workload. To allow the optimal operation and long-term reliability of Intel processor-based systems, the processor must remain within the minimum and maximum component temperature specifications. For lidded parts, the appropriate case temperature (TCASE) specifications is defined by the applicable thermal profile. For bare die parts the component temperature specification is the applicable Tj max. Thermal solutions not designed to provide this level of thermal capability may affect the long-term reliability of the processor and system. The processor integrates multiple processing IA cores, graphics cores and for some SKUs a PCH, or a PCH and EDRAM, on a single package. This may result in power distribution differences across the package and should be considered when designing the thermal solution. Intel<sup>®</sup> Turbo Boost Technology 2.0 allows processor IA cores to run faster than the base frequency. It is invoked opportunistically and automatically as long as the processor is conforming to its temperature, voltage, power delivery and current control limits. When Intel<sup>®</sup> Turbo Boost Technology 2.0 is enabled: - Applications are expected to run closer to TDP more often as the processor will attempt to maximize performance by taking advantage of estimated available energy budget in the processor package. - The processor may exceed the TDP for short durations to utilize any available thermal capacitance within the thermal solution. The duration and time of such operation can be limited by platform runtime configurable registers within the processor. - Graphics peak frequency operation is based on the assumption of only one of the graphics domains (GT) being active. This definition is similar to the IA core Turbo concept, where peak turbo frequency can be achieved when only one IA core is active. Depending on the workload being applied and the distribution across the graphics domains the user may not observe peak graphics frequency for a given workload or benchmark. - Thermal solutions and platform cooling that are designed to less than thermal design guidance may experience thermal and performance issues. **Note:** Intel<sup>®</sup> Turbo Boost Technology 2.0 availability may vary between the different SKUs. # 5.1.2 Intel<sup>®</sup> Turbo Boost Technology 2.0 Power Monitoring When operating in turbo mode, the processor monitors its own power and adjusts the processor and graphics frequencies to maintain the average power within limits over a thermally significant time period. The processor estimates the package power for all components on package. In the event that a workload causes the temperature to exceed program temperature limits, the processor will protect itself using the Adaptive Thermal Monitor. # 5.1.3 Intel<sup>®</sup> Turbo Boost Technology 2.0 Power Control Illustration of Intel<sup>®</sup> Turbo Boost Technology 2.0 power control is shown in the following sections and figures. Multiple controls operate simultaneously allowing customization for multiple system thermal and power limitations. These controls allow for turbo optimizations within system constraints and are accessible using MSR, MMIO, or PECI interfaces. # **5.1.3.1** Package Power Control The package power control settings of PL1, PL2, PL3, PL4 and Tau allow the designer to configure Intel<sup>®</sup> Turbo Boost Technology 2.0 to match the platform power delivery and package thermal solution limitations. - **Power Limit 1 (PL1)**: A threshold for average power that will not exceed recommend to set to equal TDP power. PL1 should not be set higher than thermal solution cooling limits. - **Power Limit 2 (PL2)**: A threshold that if exceeded, the PL2 rapid power limiting algorithms will attempt to limit the spike above PL2. - Power Limit 3 (PL3): A threshold that if exceeded, the PL3 rapid power limiting algorithms will attempt to limit the duty cycle of spikes above PL3 by reactively limiting frequency. This is an optional setting - Power Limit 4 (PL4): A limit that will not be exceeded, the PL4 power limiting algorithms will preemptively limit frequency to prevent spikes above PL4. • Turbo Time Parameter (Tau): An averaging constant used for PL1 exponential weighted moving average (EWMA) power calculation. #### Note: - Implementation of Intel<sup>®</sup> Turbo Boost Technology 2.0 only requires configuring PL1, PL1 Tau, and PL2. - PL3 and PL4 are disabled by default. Figure 5-1. Package Power Control #### **5.1.3.2** Platform Power Control The processor supports Psys (Platform Power) to enhance processor power management. The Psys signal needs to be sourced from a compatible charger circuit and routed to the IMVP8 (voltage regulator). This signal will provide the total thermally relevant platform power consumption (processor and rest of platform) via SVID to the processor. When the Psys signal is properly implemented, the system designer can utilize the package power control settings of PsysPL1/Tau, PsysPL2 and PsysPL3 for additional manageability to match the platform power delivery and platform thermal solution limitations for Intel $^{\circledR}$ Turbo Boost Technology 2.0. The operation of the PsysPL1/tau, PsysPL2 and PsysPL3 is analogous to the processor power limits described in Section 5.1.3.1, "Package Power Control". - **Platform Power Limit 1 (PsysPL1)**: A threshold for average platform power that will not be exceeded recommend to set to equal platform thermal capability. - **Platform Power Limit 2 (PsysPL2)**: A threshold that if exceeded, the PsysPL2 rapid power limiting algorithms will attempt to limit the spikes above PsysPL2. - **Platform Power Limit 3 (PsysPL3)**: A threshold that if exceeded, the PsysPL3 rapid power limiting algorithms will attempt to limit the duty cycle of spikes above PsysPL3 by reactively limiting frequency. - **PsysPL1 Tau**: An averaging constant used for PsysPL1 exponential weighted moving average (EWMA) power calculation. - The Psys signal and associated power limits / Tau are optional for the system designer and disabled by default. - The Psys data will not include power consumption for charging. # **5.1.3.3** Turbo Time Parameter (Tau) Turbo Time Parameter (Tau) is a mathematical parameter (units of seconds) that controls the Intel<sup>®</sup> Turbo Boost Technology 2.0 algorithm. During a maximum power turbo event, the processor could sustain PL2 for a duration longer than the Turbo Time Parameter. If the power value and/or Turbo Time Parameter is changed during runtime, it may take some time based on the new Turbo Time Parameter level for the algorithm to settle at the new control limits. The time varies depending on the magnitude of the change, power limits, and other factors. There is an individual Turbo Time Parameter associated with Package Power Control and Platform Power Control. # 5.1.4 Configurable TDP (cTDP) and Low-Power Mode Configurable TDP (cTDP) and Low-Power Mode (LPM) form a design option where the processor's behavior and package TDP are dynamically adjusted to a desired system performance and power envelope. Configurable TDP and Low-Power Mode technologies offer opportunities to differentiate system design while running active workloads on select processor SKUs through scalability, configuration and adaptability. The scenarios or methods by which each technology is used are customizable but typically involve changes to PL1 and associated frequencies for the scenario with a resultant change in performance depending on system's usage. Either technology can be triggered by (but are not limited to) changes in OS power policies or hardware events such as docking a system, flipping a switch or pressing a button. cTDP and LPM are designed to be configured dynamically and do not require an operating system reboot. Note: Configurable TDP and Low-Power Mode technologies are not battery life improvement technologies. #### **5.1.4.1** Configurable TDP Note: Configurable TDP availability may vary between the different SKUs. With cTDP, the processor is now capable of altering the maximum sustained power with an alternate processor IA core base frequency. Configurable TDP allows operation in situations where extra cooling is available or situations where a cooler and quieter mode of operation is desired. cTDP consists of three modes as shown in the following table: # Table 5-1. Configurable TDP Modes (Sheet 1 of 2) | Mode | Description | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Base | The average power dissipation and junction temperature operating condition limit, specified in Table 5-2 and Table 5-5 for the SKU Segment and Configuration, for which the processor is validated during manufacturing when executing an associated Intelspecified high-complexity workload at the processor IA core frequency corresponding to the configuration and SKU. | #### Table 5-1. Configurable TDP Modes (Sheet 2 of 2) | Mode | Description | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TDP-Up | The SKU-specific processor IA core frequency where manufacturing confirms logical functionality within the set of operating condition limits specified for the SKU segment and Configurable TDP-Up configuration in Table 5-2 and Table 5-5. The Configurable TDP-Up Frequency and corresponding TDP is higher than the processor IA core Base Frequency and SKU Segment Base TDP. | | TDP-Down | The processor IA core frequency where manufacturing confirms logical functionality within the set of operating condition limits specified for the SKU segment and Configurable TDP-Down configuration in Table 5-2 and Table 5-5. The Configurable TDP-Down Frequency and corresponding TDP is lower than the processor IA core Base Frequency and SKU Segment Base TDP. | In each mode, the Intel<sup>®</sup> Turbo Boost Technology 2.0 power limits are reprogrammed along with a new OS controlled frequency range. The Intel<sup>®</sup> Dynamic Tuning driver assists in TDP operation by adjusting processor PL1 dynamically. The cTDP mode does not change the maximum per-processor IA core turbo frequency. #### 5.1.4.2 Low-Power Mode - Low-Power Mode (LPM) can provide cooler and quieter system operation. By combining several active power limiting techniques, the processor can consume less power while running at equivalent low frequencies. Active power is defined as processor power consumed while a workload is running and does not refer to the power consumed during idle modes of operation. for Restricting package power control limits and Intel<sup>®</sup> Turbo Boost Technology availability Off-Lining processor IA core activity (Move processor traffic to a subset of cores) - Placing a processor IA Core at LFM or LSF (Lowest Supported Frequency) Utilizing IA clock modulation. # **5.1.5** Thermal Management Features Occasionally the processor may operate in conditions that are near to its maximum operating temperature. This can be due to internal overheating or overheating within the platform. In order to protect the processor and the platform from thermal failure, several thermal management features exist to reduce package power consumption and thereby temperature in order to remain within normal operating limits. Furthermore, the processor supports several methods to reduce memory power. # **5.1.5.1** Adaptive Thermal Monitor The purpose of the Adaptive Thermal Monitor is to reduce processor IA core power consumption and temperature until it operates below its maximum operating temperature. Processor IA core power reduction is achieved by: - Adjusting the operating frequency (using the processor IA core ratio multiplier) and voltage. - Modulating (starting and stopping) the internal processor IA core clocks (duty cycle). The Adaptive Thermal Monitor can be activated when the package temperature, monitored by any digital thermal sensor (DTS), meets its maximum operating temperature. The maximum operating temperature implies maximum junction temperature $Tj_{MAX}$ . The Adaptive Thermal Monitor does not require any additional hardware, software drivers, or interrupt handling routines. It is not intended as a mechanism to maintain processor thermal control to PL1 = TDP. The system design should provide a thermal solution that can maintain normal operation when PL1 = TDP within the intended usage range. Adaptive Thermal Monitor protection is always enabled. #### 5.1.5.1.1 Frequency / Voltage Control Upon Adaptive Thermal Monitor activation, the processor attempts to dynamically reduce processor temperature by lowering the frequency and voltage operating point. The operating points are automatically calculated by the processor IA core itself and do not require the BIOS to program them as with previous generations of Intel processors. The processor IA core will scale the operating points such that: - The voltage will be optimized according to the temperature, the processor IA core bus ratio and number of processor IA cores in deep C-states. - The processor IA core power and temperature are reduced while minimizing #### 5.1.5.1.2 Clock Modulation If the frequency/voltage changes are unable to end an Adaptive Thermal Monitor event, the Adaptive Thermal Monitor will utilize clock modulation. Clock modulation is done by alternately turning the clocks off and on at a duty cycle (ratio between clock "on" time and total time) specific to the processor. The duty cycle is factory configured to 25% on and 75% off and cannot be modified. # **5.1.5.2** Digital Thermal Sensor Each processor has multiple on-die Digital Thermal Sensor (DTS) that detects the processor IA, GT and other areas of interest instantaneous temperature. Unlike traditional thermal devices, the DTS outputs a temperature relative to the maximum supported operating temperature of the processor ( $Tj_{MAX}$ ), regardless of TCC activation offset. It is the responsibility of software to convert the relative temperature to an absolute temperature. These thresholds have the capability of generating interrupts using the processor IA core's local APIC. Refer to the *Intel*® *64 and IA-32 Architectures Software Developer's Manual* for specific register and programming details. # **5.1.5.2.1** Digital Thermal Sensor Accuracy (Taccuracy) The error associated with DTS measurements will not exceed $\pm 5$ °C within the entire operating range. #### 5.1.5.2.2 Fan Speed Control with Digital Thermal Sensor Digital Thermal Sensor based fan speed control ( $T_{FAN}$ ) is a recommended feature to achieve optimal thermal performance. At the $T_{FAN}$ temperature, Intel recommends full cooling capability before the DTS reading reaches $T_{JMAX}$ . # 5.1.5.3 PROCHOT# Signal PROCHOT# (processor hot) is asserted by the processor when the TCC is active. Only a single PROCHOT# pin exists at a package level. When any DTS temperature reaches the TCC activation temperature, the PROCHOT# signal will be asserted. PROCHOT# assertion policies are independent of Adaptive Thermal Monitor enabling. #### 5.1.5.4 Bi-Directional PROCHOT# By default, the PROCHOT# signal is set to input only. When configured as an input or bi-directional signal, PROCHOT# can be used for thermally protecting other platform components should they overheat as well. When PROCHOT# is driven by an external device: - The package will immediately transition to the lowest P-State (Pn) supported by the processor IA cores and graphics cores. This is contrary to the internally-generated Adaptive Thermal Monitor response. - · Clock modulation is not activated. #### **5.1.5.5** Voltage Regulator Protection Using PROCHOT# PROCHOT# may be used for thermal protection of voltage regulators (VR). System designers can create a circuit to monitor the VR temperature and assert PROCHOT# and, if enabled, activate the TCC when the temperature limit of the VR is reached. When PROCHOT# is configured as a bi-directional or input only signal, if the system assertion of PROCHOT# is recognized by the processor, it will result in an immediate transition to the lowest P-State (Pn) supported by the processor IA cores and graphics cores. Systems should still provide proper cooling for the VR and rely on bi-directional PROCHOT# only as a backup in case of system cooling failure. Overall, the system thermal design should allow the power delivery circuitry to operate within its temperature specification even while the processor is operating at its TDP. #### 5.1.5.6 Thermal Solution Design and PROCHOT# Behavior With a properly designed and characterized thermal solution, it is anticipated that PROCHOT# will only be asserted for very short periods of time when running the most power intensive applications. The processor performance impact due to these brief periods of TCC activation is expected to be so minor that it would be immeasurable. However, an under-designed thermal solution that is not able to prevent excessive assertion of PROCHOT# in the anticipated ambient environment may: - Cause a noticeable performance loss. - Result in prolonged operation at or above the specified maximum junction temperature and affect the long-term reliability of the processor. - May be incapable of cooling the processor even when the TCC is active continuously (in extreme situations). # 5.1.5.7 Low-Power States and PROCHOT# Behavior Depending on package power levels during package C-states, outbound PROCHOT# may de-assert while the processor is idle as power is removed from the signal. Upon wake up, if the processor is still hot, the PROCHOT# will re-assert. Although, typically package idle state residency should resolve any thermal issues. The PECI interface is fully operational during all C-states and it is expected that the platform continues to manage processor IA core and package thermals even during idle states by regularly polling for thermal data over PECI. ## 5.1.5.8 THERMTRIP# Signal Regardless of enabling the automatic or on-demand modes, in the event of a catastrophic cooling failure, the package will automatically shut down when the silicon has reached an elevated temperature that risks physical damage to the product. At this point, the THERMTRIP# signal will go active. # **5.1.5.9** Critical Temperature Detection Critical Temperature detection is performed by monitoring the package temperature. This feature is intended for graceful shutdown before the THERMTRIP# is activated. However, the processor execution is not guaranteed between critical temperature and THERMTRIP#. For more details on the interrupt mechanism, refer to the *Intel*® 64 and *IA-32 Architectures Software Developer's Manual* or appropriate processor family BIOS Specification (Refer Section 1.9, "Related Documents"). #### 5.1.5.10 On-Demand Mode The processor provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumption using clock modulation. This mechanism is referred to as "On-Demand" mode and is distinct from Adaptive Thermal Monitor and bi-directional PROCHOT#. The processor platforms should not rely on software usage of this mechanism to limit the processor temperature. On-Demand Mode can be accomplished using processor MSR or chipset I/O emulation. On-Demand Mode may be used in conjunction with the Adaptive Thermal Monitor. However, if the system software tries to enable On-Demand mode at the same time the TCC is engaged, the factory configured duty cycle of the TCC will override the duty cycle selected by the On-Demand mode. If the I/O based and MSR-based On-Demand modes are in conflict, the duty cycle selected by the I/O emulation-based On-Demand mode will take precedence over the MSR-based On-Demand Mode. #### 5.1.5.11 MSR Based On-Demand Mode If Bit 4 of the IA32\_CLOCK\_MODULATION MSR is set to 1, the processor will immediately reduce its power consumption using modulation of the internal processor IA core clock, independent of the processor temperature. The duty cycle of the clock modulation is programmable using bits [3:1] of the same IA32\_CLOCK\_MODULATION MSR. In this mode, the duty cycle can be programmed in either 12.5 % or 6.25 % increments (discoverable using CPUID). Thermal throttling using this method will modulate each processor IA core's clock independently. # 5.1.5.12 I/O Emulation-Based On-Demand Mode I/O emulation-based clock modulation provides legacy support for operating system software that initiates clock modulation through I/O writes to ACPI defined processor clock control registers on the chipset (PROC\_CNT). Thermal throttling using this method will modulate all processor IA cores simultaneously. # 5.1.6 Intel<sup>®</sup> Memory Thermal Management The processor provides thermal protection for system memory by throttling memory traffic when using either DIMM modules or a memory down implementation. Two levels of throttling are supported by the processor, either a warm threshold or hot threshold that is customizable through memory mapped I/O registers. Throttling based on the warm threshold should be an intermediate level of throttling. Throttling based on the hot threshold should be the most severe. The amount of throttling is dynamically /4x M # **5.2** All-Processor Line Thermal and Power Specifications | Note | Definition | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | The TDP and Configurable TDP values are the average power dissipation in junction temperature operating condition limit, for the SKU Segment and Configuration, for which the processor is validated during manufacturing when executing an associated Intel-specified high-complexity workload at the processor IA core frequency corresponding to the configuration and SKU. | | 2 | TDP workload may consist of a combination of processor IA core intensive and graphics core intensive applications. | | 3 | Can be modified at runtime by MSR writes, with MMIO and with PECI commands. | | 4 | 'Turbo Time Parameter' is a mathematical parameter (units of seconds) that controls the processor turbo algorithm using a moving average of energy usage. Do not set the Turbo Time Parameter to a value less than 0.1 seconds. refer to Section 5.1.3.2, "Platform Power Control" for further information. | | 5 | Shown limit is a time averaged power, based upon the Turbo Time Parameter. Absolute product power may exceed the set limits for short durations or under virus or uncharacterized workloads. | | 6 | Processor will be controlled to specified power limit as described in Section 5.1.2, "Intel® Turbo Boost Technology 2.0 Power Monitoring". If the power value and/or 'Turbo Time Parameter' is changed during runtime, it may take a short period of time (approximately 3 to 5 times the 'Turbo Time Parameter') for the algorithm to settle at the new control limits. | | 7 | This is a hardware default setting and not a behavioral characteristic of the part. The reference BIOS code may override the hardware default power limit values to optimize performance | | 8 | For controllable turbo workloads, the PL2 limit may be exceeded for up to 10 ms. | | 9 | Refer to Table 5-1 for the definitions of 'base', 'TDP-Up' and 'TDP-Down'. | | 10 | LPM power level is an opportunistic power and is not a guaranteed value as usages and implementations may vary. | | 11 | Power limits may vary depending on if the product supports the 'TDP-up' and/or 'TDP-down' modes. Default power limits can be found in the PKG_PWR_SKU MSR (614h). | | 12 | The processor die and OPCM die do not reach maximum sustained power simultaneously since the sum of the two dies estimated power budget is controlled to be equal to or less than the package TDP (PL1) limit. N/A | | 13 | cTDP down power is based on GT2 equivalent graphics configuration. cTDP down does not decrease the number of active Processor Graphics EUs, but relies on Power Budget Management (PL1) to achieve the specified power level. | | 14 | May vary based on SKU, Not all SKUs have cTDP up/down, each SKU has a different base Frequency and cTDP frequency respective. | | 15 | Sustained residencies at high voltages and temperatures may temporarily limit turbo frequency. | | 16 | <ul> <li>The formula of PL2=PL1*1.25 is the hardware default.</li> <li>PL2- SoC opportunistic higher Average Power with limited duration controlled by Tau_PL1 setting, the larger the Tau, the longer the PL2 duration.</li> </ul> | | 17 | PL1 Tau max recommendation value is the default value in the BIOS/BKC and this value is been tested | | 18 | U v1 42 may have two options of cTDP down, pare of the units will have cTDP down 10W and part will have cTDP down of 12.5W, based on SKU definition. | | Note | Definition | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | There is an opportunity for H 62/42 systems with a better thermal and platform capability to configure higher PL1 Tau configure than 28 second and up to 56 seconds. | | 19 | System designs found to not being able to support the Performance TauPL1 of 56 seconds setting should revert to Baseline mode TauPL1 of 28 seconds. | # 5.3 U/H-Processor Line Thermal and Power Specifications Table 5-2. TDP Specifications (U/H-Processor Line) (Sheet 1 of 2) | Segment<br>and<br>Package | Processor IA<br>Cores,<br>Graphics<br>Configuration<br>and TDP | Configuration | Processor IA<br>Core Frequency | Graphics<br>Core<br>Frequency | Thermal<br>Design<br>Power<br>(TDP) [w] | Scenario<br>Design<br>Power<br>(SDP)<br>[w] | Notes | |---------------------------|----------------------------------------------------------------|---------------------------|--------------------------------|-------------------------------|-----------------------------------------|---------------------------------------------|----------------------------| | | | Configurable TDP-Up | 1.6 GHz | | 25 | | | | | 6-Core GT2 | Base | 1.1 GHz | 1.15 GHz | 15 | N/A | 1,9,10,<br>11,12, | | | 15W | Configurable TDP-<br>Down | 0.8 GHz | | 12.5 | N/A | 15 | | | | LFM | 0.4 GHz | 0.3 GHz | N/A | | | | | | Configurable TDP-Up | 2.1 GHz- 2.3 Ghz | 1.1 GHz-<br>1.15 GHz | 25 | N/A | | | | 4-Core GT2<br>15W | Base | 1.6 GHz- 1.8 GHz | | 15 | | 1,9,10,<br>11,12,<br>15,18 | | U <sub>v1</sub> - | | Configurable TDP-<br>Down | 0.8 GHz | | 10-12.5 | | | | Processor | | LFM | 0.4 GHz | 0.3 GHz | N/A | | | | Line BGA | | Configurable TDP-Up | 2.6 GHz | 1 GHz | 25 | N/A<br>N/A | 1,9,10,<br>11,12,<br>15 | | | 2-Core GT2 | Base | 2.1 GHz | | 15 | | | | | 15W | Configurable TDP-<br>Down | 0.8 GHz | | 10 | | | | | | LFM | 0.4 GHz | 0.3 GHz | N/A | | | | | | Base | 1.9 GHz up to<br>2.4GHz | 0.9 GHz-<br>0.95 GHz | 15 | | 1,9,10, | | | 2-Core GT1<br>15W | Configurable TDP-<br>Down | 0.8GHz | | 12.5 | | 11,12,<br>15 | | | | LFM | 0.4 GHz | 0.3 GHz | N/A | | | Table 5-2. TDP Specifications (U/H-Processor Line) (Sheet 2 of 2) | Segment<br>and<br>Package | Processor IA<br>Cores,<br>Graphics<br>Configuration<br>and TDP | Configuration | Processor IA<br>Core Frequency | Graphics<br>Core<br>Frequency | Thermal<br>Design<br>Power<br>(TDP) [w] | Scenario<br>Design<br>Power<br>(SDP)<br>[w] | Notes | |--------------------------------|----------------------------------------------------------------|---------------------------|--------------------------------|-------------------------------|-----------------------------------------|---------------------------------------------|-------------------------| | | | Configurable TDP-Up | 1.6 GHz | | 25 | | | | | 6-Core GT2 | Base | 1.1 GHz | 1.15 GHz | 17 | N/A | 1,9,10,<br>11,12, | | | 17W | Configurable TDP-<br>Down | 0.8GHz | | 12.5 | N/A | 15 | | | | LFM | 0.4 GHz | 0.3 GHz | N/A | | | | | | Configurable TDP-Up | 2.1 GHz- 2.3 Ghz | | 25 | | | | U <sub>v2</sub> -<br>Processor | 4-Core GT2 | Base | 1.6 GHz- 1.8 GHz | 1.1 GHz- | 17 | N/A | 1,9,10,<br>11,12, | | Line BGA | 17W | Configurable TDP-<br>Down | 0.8 GHz | 1.15 GHz | 12.5 | 14/1 | 15 | | | | LFM | 0.4 GHz | 0.3 GHz | N/A | | | | | | Configurable TDP-Up | 2.6 GHz | | 25 | | | | | 2 Coro CT2 | Base | 2.1 GHz | 1 GHz | 17 | N/A | 1,9,10,<br>11,12, | | | 2-Core GT2<br>17W | Configurable TDP-<br>Down | 0.8 GHz | | 12.5 | | 15 | | | | LFM | 0.4 GHz | 0.3 GHz | N/A | | | | | 8-Core GT2<br>45W | Configurable TDP-Up | 3.1GHz | 1.15GHz Up<br>To 1.25GHz | 65 | N/A | | | | | Base | 2.3GHz Up To<br>2.4GHz | | 45 | | | | | | Configurable TDP-<br>Down | 1.9GHz Up To<br>2.0GHz | | 35 | | | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | H-<br>Processor | | Base | 2.6GHz Up To<br>2.7GHz | 1.15GHz | 45 | N/A | | | Line BGA | 6-Core GT2<br>45W | Configurable TDP-<br>Down | 2.3GHz | 1.130112 | 35 | | | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | | | Base | 2.5GHz Up To<br>2.6GHz | 1.05GHz Up | 45 | | 1,9,10,<br>11,12,<br>15 | | | 4-Core GT2<br>45W | Configurable TDP-<br>Down | | To 1.1GHz | 35 | N/A | 13 | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | | | Base | 2.4GHz | | 45 | N/A | | | н | 8-Core GT2<br>45W | Configurable TDP-<br>Down | 2.0GHz | 1.25GHz | 35 | | | | Xeon WS-<br>Processor | | LFM | 0.8GHz | 0.35GHz | N/A | | | | Line BGA | | Base | 2.8GHz | | 45 | N/A | | | | 6-Core GT2<br>45W | Configurable TDP-<br>Down | 2.4GHz | 1.2GHz | 35 | . IN/A | | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | **Table 5-3.** Package Turbo Specifications (U/H-Processor Line) | Segment<br>and<br>Package | Processor IA<br>Cores,<br>Graphics<br>Configuration<br>and TDP | Parameter | Minimum | Power Limit<br>Recommended<br>Value | MSR<br>Max<br>Value | Recommended<br>Value | Units | Notes | |---------------------------|----------------------------------------------------------------|---------------------------------|---------|-------------------------------------|---------------------|----------------------|-------|----------------------------| | U <sub>v1</sub> - | 6/4/2- Core | Power Limit 1 Time<br>(PL1 Tau) | 0.01 | N/A | 448 | 28 | S | 3,4,5,<br>6,7,8, | | Processor<br>Line BGA | GT2 15W | Power Limit 1 (PL1) | N/A | 15 | N/A | N/A | W | 14,16, | | | | Power Limit 2 (PL2) | N/A | N/A | N/A | N/A | W | 17 | | U <sub>v2</sub> - | 6/4/2- Core<br>GT2 17W | Power Limit 1 Time<br>(PL1 Tau) | 0.01 | N/A | 448 | 28 | S | 3,4,5,<br>6,7,8,<br>14,16, | | Processor<br>Line BGA | | Power Limit 1 (PL1) | N/A | 17 | N/A | N/A | W | | | | | Power Limit 2 (PL2) | N/A | | N/A | N/A | W | 17 | | н- | 8- Core GT2 | Power Limit 1 Time<br>(PL1 Tau) | 0.01 | N/A | 448 | 56 | S | 3,4,5,<br>6,7,8, | | Processor<br>Line BGA | 45W | Power Limit 1 (PL1) | N/A | 45 | N/A | N/A | W | 14,16, | | | | Power Limit 2 (PL2) | N/A | N/A | N/A | N/A | W | 17,19 | | H- | 6/4- Core | Power Limit 1 Time<br>(PL1 Tau) | 0.01 | N/A | 448 | 28 | S | 3,4,5,<br>6,7,8, | | Processor<br>Line BGA | GT2 45W | Power Limit 1 (PL1) | N/A | 45 | N/A | N/A | W | 14,16,<br>17,19 | | | | Power Limit 2 (PL2) | N/A | N/A | N/A | N/A | W | 17,19 | - No Specifications for Min/Max PL1/PL2 values. - Hardware default of PL1 Tau=1s, By including the benefits available from power and thermal management features the recommended is to use PL1 Tau=28s. - PL2- SoC opportunistic higher Average Power Reactive, Limited Duration controlled by Tau\_PL1 setting. - PL1 Tau PL1 average power is controlled via PID algorithm with this Tau, The larger the Tau, the longer the PL2 duration. System cooling solution and designs found to not being able to support the new Performance TauPL1 of 56 second, should always revert to TauPL1 of 28 seconds. #### **Table 5-4. Junction Temperature Specifications** | Segment | Symbol | Symbol Package Turbo Parameter | | Temperature Range | | TDP Specification<br>Temperature Range | | Notes | |-------------------------------------------|----------------|--------------------------------|---------|-------------------|---------|----------------------------------------|----|-------| | | | Farameter | Minimum | Maximum | Minimum | Maximum | | | | U <sub>v1/v2</sub> -Processor<br>Line BGA | T <sub>j</sub> | Junction temperature limit | 0 | 100 | 35 | 100 | °C | 1, 2 | | H-Processor Line<br>BGA | Тј | Junction temperature limit | 0 | 100 | 0 | 100 | °C | 1, 2 | #### Notes: - The thermal solution needs to ensure that the processor temperature does not exceed the TDP Specification Temperature. - The processor junction temperature is monitored by Digital Temperature Sensors (DTS). For DTS accuracy, refer to Section 5.1.5.2.1, "Digital Thermal Sensor Accuracy (Taccuracy)". # 5.4 S-Processor Line Thermal and Power Specifications Table 5-5. TDP Specifications (S-Processor Line) (Sheet 1 of 3) | Segment<br>and<br>Package | Processor IA<br>Cores,<br>Graphics<br>Configuration<br>and TDP | Configuration | Processor IA<br>Core Frequency | Graphics Core<br>Frequency | Thermal<br>Design Power<br>(TDP) [w] | Notes | |---------------------------|----------------------------------------------------------------|---------------------------|--------------------------------|----------------------------|--------------------------------------|-------------------------| | | | Base | 3.7GHz | | 125 | | | | 10-Core GT2<br>125W | Configurable TDP-<br>Down | 3.3GHz | 1.2GHz | 95 | 1,9,10,<br>11,12,<br>15 | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | | Base | 3.7GHz | | 125 | | | | 10-Core GT0<br>125W | Configurable TDP-<br>Down | 3.3GHz | N/A | 95 | 1,9,10,<br>11,12,<br>15 | | | | LFM | 0.8GHz | | N/A | | | | | Base | 3.8GHz | | 125 | | | | 8-Core GT2<br>125W | Configurable TDP-<br>Down | 3.5GHz | 1.2GHz | 95 | 1,9,10,<br>11,12,<br>15 | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | 8-Core GT0<br>125W | Base | 3.8GHz | | 125 | 1,9,10,<br>11,12,<br>15 | | S- | | Configurable TDP-<br>Down | 3.5GHz | N/A | 95 | | | Processor | | LFM | 0.8GHz | | N/A | | | Line LGA | 6-Core GT2<br>125W | Base | 4.1GHz | 1.2GHz | 125 | 1,9,10,<br>11,12,<br>15 | | | | Configurable TDP-<br>Down | 3.8GHz | | 95 | | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | | Base | 4.1GHz | | 125 | | | | 6-Core GT0<br>125W | Configurable TDP-<br>Down | 3.8GHz | NA | 95 | 1,9,10,<br>11,12,<br>15 | | | | LFM | 0.8GHz | | N/A | | | | 10-Core GT2 | Base | 2.8GHz | 1.2GHz | 65 | 1,9,10, | | | 65W | LFM | 0.8GHz | 0.35GHz | N/A | 11,12,<br>15 | | | 10-Core GT0 | Base | 2.8GHz | N/A | 65 | 1,9,10, | | | 65W | LFM | 0.8GHz | NA | N/A | 11,12,<br>15 | | | 8-Core GT2 | Base | 2.9GHz | 1.2GHz | 65 | 1,9,10, | | | 65W | LFM | 0.8GHz | 0.35GHz | N/A | 11,12,<br>15 | Table 5-5. TDP Specifications (S-Processor Line) (Sheet 2 of 3) | Segment<br>and<br>Package | Processor IA Cores, Graphics Configuration and TDP | Configuration | Processor IA<br>Core Frequency | Graphics Core<br>Frequency | Thermal<br>Design Power<br>(TDP) [w] | Notes | |---------------------------|----------------------------------------------------|---------------------------|--------------------------------|----------------------------|--------------------------------------|-------------------------| | | 8-Core GT0 | Base | 2.9GHz | | 65 | 1,9,10, | | | 65W | LFM | 0.8GHz | N/A | N/A | 11,12,<br>15 | | | 6-Core GT2 | Base | 2.9GHz up to<br>3.3GHz | 1.1GHz up to 1.2GHz | 65 | 1,9,10,<br>11,12, | | | 65W | LFM | 0.8GHz | 0.35GHz | N/A | 15 | | | 6-Core GT0 | Base | 2.9GHz | NA | 65 | 1,9,10, | | | 65W | LFM | 0.8GHz | - NA | N/A | 11,12,<br>15 | | S- | 4-Core GT2<br>65W | Base | 3.6GHz up to<br>3.8GHz | 1.1GHz up to<br>1.15GHz | 65 | 1,9,10,<br>11,12, | | Processor<br>Line LGA | 65 W | LFM | 0.8GHz | 0.35GHz | N/A | 15 | | | 2-Core GT2<br>58W | Base | 4.1GHz up to<br>4.2GHz | 1.1GHz | 58 | 1,9,10,<br>11,12, | | | 36 W | LFM | 0.8GHz | 0.35GHz | N/A | 15 | | | 2-Core GT1<br>58W | Base | 3.4GHz up to<br>4.0GHz | 1.05GHz | 58 | 1,9,10,<br>11,12, | | | | LFM | 0.8GHz | 0.35GHz | N/A | 15 | | | 10-Core GT2<br>35W | Base | 1.9GHz | | 35 | 1,9,10,<br>11,12,<br>15 | | | | Configurable TDP-<br>Down | 1.2GHz | 1.2GHz | 25 | | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | 8-Core GT2<br>35W<br>6-Core GT2 | Base | 2.0GHz | 4.200 | 35 | 1 0 10 | | | | Configurable TDP-<br>Down | 1.3GHz | 1.2GHz | 25 | 1,9,10,<br>11,12,<br>15 | | | | LFM | 0.8GHz | 0.3GHz | N/A | | | | | Base | 2.0GHz up to<br>2.4GHz | 1.1GHz up to 1.2GHz | 35 | 1,9,10,<br>11,12,<br>15 | | | 35W | Configurable TDP-<br>Down | 1.3GHz up to<br>1.9GHz | | 25 | | | | _ | LFM | 0.8GHz | 0.35GHz | N/A | | | S- | | Base | 3.0GHz | 1.1011- | 35 | 1,9,10, | | Processor<br>Line LGA | 4-Core GT2<br>35W | Configurable TDP-<br>Down | 2.4GHz up to<br>2.5GHz | 1.1GHz | 25 | 11,12,<br>15 | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | | Base | 3.5GHz | 1.0501- | 35 | 1,9,10, | | | 2-Core GT2<br>35W | Configurable TDP-<br>Down | 2.4GHz | 1.05GHz | 25 | 1,9,10,<br>11,12,<br>15 | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | 2-Core GT1 | Base | 3.2GHz up to<br>3.4GHz | 1.0GHz up to | 35 | 1,9,10, | | | 35W | Configurable TDP-<br>Down | 2.0GHz up to<br>2.3GHz | 1.05GHz | 25 | 11,12,<br>15 | | | | LFM | 0.8GHz | 0.35GHz | N/A | | Table 5-5. TDP Specifications (S-Processor Line) (Sheet 3 of 3) | Segment<br>and<br>Package | Processor IA<br>Cores,<br>Graphics<br>Configuration<br>and TDP | Configuration | Processor IA<br>Core Frequency | Graphics Core<br>Frequency | Thermal<br>Design Power<br>(TDP) [w] | Notes | |---------------------------|----------------------------------------------------------------|---------------------------|--------------------------------|----------------------------|--------------------------------------|-------------------------| | | | Base | 3.7GHz | | 125 | | | | 10-Core GT2<br>125W | Configurable TDP-<br>Down | 3.3GHz | 1.2GHz | 95 | 1,9,10,<br>11,12,<br>15 | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | | Base | 3.8GHz | | 125 | | | | 8-Core GT2<br>125W | Configurable TDP-<br>Down | 3.5GHz | 1.2GHz | 95 | 1,9,10,<br>11,12,<br>15 | | | | LFM | 0.8GHz | 0.35GHz | N/A | | | | 6-Core GT2<br>125W | Base | 4.1GHz | 1.2GHz | 125 | 1,9,10,<br>11,12,<br>15 | | S-XeonW<br>Processor | | Configurable TDP-<br>Down | 3.8GHz | | 95 | | | Line LGA | | LFM | 0.8GHz | 0.35GHz | N/A | | | | 10-Core GT2 | Base | 3.2GHz | 1.2GHz | 80 | 1,9,10, | | | 80W | LFM | 0.8GHz | 0.35GHz | N/A | 11,12,<br>15 | | | 8 -Core GT2 | Base | 3.4GHz | 1.2GHz | 80 | 1,9,10, | | | 80W | LFM | 0.8GHz | 0.35GHz | N/A | 11,12,<br>15 | | | 6 -Core GT2 | Base | 3.3GHz | 1.2GHz | 80 | 1,9,10, | | | 80W | LFM | 0.8GHz | 0.35GHz | N/A | 11,12,<br>15 | | | 10-Core GT2 | Base | 1.9GHz | 1.2GHz | 35 | 1,9,10, | | | 35W | LFM | 0.8GHz | 0.35GHz | N/A | 11,12,<br>15 | Table 5-6. Package Turbo Specifications (S-Processor Lines) (Sheet 1 of 4) | Segment<br>and<br>Package | Processor IA<br>Cores, Graphics,<br>Configuration<br>and TDP | Parameter | Minimum | Recommended<br>Value | Tau<br>MSR<br>Max<br>Value | Units | Notes | |-----------------------------|--------------------------------------------------------------|---------------------------------|---------|----------------------|----------------------------|-------|------------------------| | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 56 | 448 | S | 3,4,5, | | | 10-Core GT2/GT0<br>125W | Power Limit 1 (PL1) | N/A | 125 | N/A | W | 6,7,8,<br>14,16, | | | | Power Limit 2<br>(PL2) | N/A | 250 | N/A | W | 17 | | | | Power Limit 1<br>Time (PL1 Tau) | | S | 3,4,5, | | | | S-<br>Processor<br>Line LGA | 8-Core GT2/GT0<br>125W | Power Limit 1 (PL1) | N/A | 125 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | | Power Limit 2<br>(PL2) | N/A | 229 | N/A | W | | | | 6-Core GT2/GT0<br>125W | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 56 | 448 | S | 3,4,5, | | | | Power Limit 1 (PL1) | N/A | 125 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | | Power Limit 2<br>(PL2) | N/A | 182 | N/A | W | | Table 5-6. Package Turbo Specifications (S-Processor Lines) (Sheet 2 of 4) | Segment<br>and<br>Package | Processor IA<br>Cores, Graphics,<br>Configuration<br>and TDP | Parameter | Minimum | Recommended<br>Value | Tau<br>MSR<br>Max<br>Value | Units | Notes | |---------------------------|--------------------------------------------------------------|---------------------------------|---------|----------------------|----------------------------|-------|------------------------| | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | 10-Core GT2/GT0<br>65W | Power Limit 1 (PL1) | N/A | 65 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | | Power Limit 2<br>(PL2) | N/A | 224 | N/A | W | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | 8-Core GT2/GT0<br>65W | Power Limit 1 (PL1) | N/A | 65 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | | Power Limit 2<br>(PL2) | N/A | 224 | N/A | W | | | | 6-Core GT2/GT0<br>65W | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | | Power Limit 1 (PL1) | N/A | 65 | N/A | W | 6,7,8,<br>14,16,<br>17 | | S-<br>Processor | | Power Limit 2<br>(PL2) | N/A | 134 | N/A | W | 17 | | Line LGA | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | 4-Core GT2<br>65W | Power Limit 1 (PL1) | N/A | 65 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | | Power Limit 2<br>(PL2) | N/A | 90 | N/A | W | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | 2-Core GT2/GT1<br>58W | Power Limit 1 (PL1) | N/A | 58 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | 10-Core GT2 35W | Power Limit 2<br>(PL2) | N/A | 58 | N/A | W | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | | Power Limit 1 (PL1) | N/A | 35 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | | Power Limit 2<br>(PL2) | N/A | 123 | N/A | W | | | | | | | | | | | Table 5-6. Package Turbo Specifications (S-Processor Lines) (Sheet 3 of 4) | Segment<br>and<br>Package | Processor IA<br>Cores, Graphics,<br>Configuration<br>and TDP | Parameter | Minimum | Recommended<br>Value | Tau<br>MSR<br>Max<br>Value | Units | Notes | |---------------------------|--------------------------------------------------------------|---------------------------------|---------|----------------------|----------------------------|-------|------------------------| | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | 8-Core GT2 35W | Power Limit 1 (PL1) | N/A | 35 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | Power Limit 2<br>(PL2) | N/A | 123 | N/A | W | | | | | 6-Core GT2 35W | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | | Power Limit 1 (PL1) | N/A | 35 | N/A | W | 6,7,8,<br>14,16,<br>17 | | S-<br>Processor | | Power Limit 2<br>(PL2) | N/A | 92 | N/A | W | | | Line LGA | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5,<br>6,7,8, | | | 4-Core GT2 35W | Power Limit 1 (PL1) | N/A | 35 | N/A | w | 14,16,<br>17 | | | 2-Core GT2/GT1<br>35W | Power Limit 2<br>(PL2) | N/A | 55 | N/A | W | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | | Power Limit 1 (PL1) | N/A | 35 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | | Power Limit 2<br>(PL2) | N/A | 42 | N/A | W | | Package Turbo Specifications (S-Processor Lines) (Sheet 4 of 4) **Table 5-6.** | Segment<br>and<br>Package | Processor IA<br>Cores, Graphics,<br>Configuration<br>and TDP | Parameter | Minimum | Recommended<br>Value | Tau<br>MSR<br>Max<br>Value | Units | Notes | | |----------------------------------|--------------------------------------------------------------|---------------------------------|---------|----------------------|----------------------------|-------|----------------------------|--| | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 56A | 448 | S | 3,4,5, | | | | 10-Core GT2<br>125W | Power Limit 1 (PL1) | N/A | 125 | N/A | W | 6,7,8,<br>14,16, | | | | | Power Limit 2<br>(PL2) | N/A | 250 | N/A | W | 17 | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 56 | 448 | S | 3,4,5, | | | | 8-Core GT2<br>125W | Power Limit 1 (PL1) | N/A | 125 | N/A | W | 6,7,8,<br>14,16, | | | | | Power Limit 2<br>(PL2) | N/A | 229 | N/A | W | 17 | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 56 | 448 | S | 3,4,5, | | | | 6-Core GT2<br>125W | Power Limit 1<br>(PL1) | N/A | 125 | N/A | W | 6,7,8,<br>14,16,<br>17 | | | | | Power Limit 2<br>(PL2) | N/A | 182 | N/A | W | | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | S-XeonW<br>Processor<br>Line LGA | 10-Core GT2<br>80W | Power Limit 1<br>(PL1) | N/A | 80 | N/A | W | 6,7,8,<br>14,16, | | | | | Power Limit 2<br>(PL2) | N/A | 224 | N/A | W | 17 | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 2.45 | | | | 8-Core GT2<br>80W | Power Limit 1 (PL1) | N/A | 80 | N/A | W | 3,4,5,<br>6,7,8,<br>14,16, | | | | | Power Limit 2<br>(PL2) | N/A | 224 | N/A | W | 17 | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | | 6-Core GT2<br>80W | Power Limit 1 (PL1) | N/A | 80 | N/A | W | 6,7,8,<br>14,16, | | | | | Power Limit 2<br>(PL2) | N/A | 134 | N/A | W | 17 | | | | | Power Limit 1<br>Time (PL1 Tau) | 0.1 | 28 | 448 | S | 3,4,5, | | | | 10-Core GT2<br>35W | Power Limit 1 (PL1) | N/A | 35 | N/A | W | 6,7,8,<br>14,16, | | | | | Power Limit 2<br>(PL2) | N/A | 123 | N/A | W | 17 | | - No Specifications for Min/Max PL1/PL2 values. Hardware default of PL1 Tau=1s, By including the benefits available from power and thermal management features the recommended is to use PL1 Tau=28s. PL2- SoC opportunistic higher Average Power Reactive, Limited Duration controlled by Tau\_PL1 setting. PL1 Tau PL1 average power is controlled via PID algorithm with this Tau, The larger the Tau, the longer the PL2 duration. - System cooling solution and designs found to not being able to support the new Performance TauPL1 of 56 second, should always revert to TauPL1 of 28 seconds. **Table 5-7.** Low Power and TTV Specifications (S-Processor Line) | Dun consen TA Conse | | Maximum Power | Massimon Danier | | | Massimosom | |----------------------------------------------------------|------------------|------------------------------------|------------------------------------|-------------------------------|-------------------------------|------------------------------------------| | Processor IA Cores,<br>Graphics Configuration and<br>TDP | PCG <sup>7</sup> | Package C7<br>(W) <sup>1,4,5</sup> | Package C8<br>(W) <sup>1,4,5</sup> | TTV TDP<br>(W) <sup>6,7</sup> | Min T <sub>CASE</sub><br>(°C) | Maximum<br>TTV T <sub>CASE</sub><br>(°C) | | 10-Core GT2 125W | | | | | | 72.1 | | 8-Core GT2 125W | | | | | | 72.1 | | 6-Core GT2 125W | 2015D | NI/A | N/A | 125 | 0 | 71.9 | | 10-Core GT0 125W | 20150 | N/A | | | | 72.1 | | 8-Core GT0 125W | | | | | | 72.2 | | 6-Core GT0 125W | | | | | | 72.1 | | 10-Core GT2 XeonW 125W | | | | | | 72.1 | | 8-Core GT2 XeonW 125W | 2015D | | | 125 | | 72.1 | | 6-Core GT2 XeonW 125W | | | | | • | 71.9 | | 10-Core GT2 XeonW 80W | | N/A | N/A | | 0 | 70.0 | | 8-Core GT2 XeonW 80W | 2015W | _ | | 80 | | 70.0 | | 6-Core GT2 XeonW 80W | | | | | | 70.0 | | 10-Core GT2 XeonW 35W | 2015B | | | 35 | | 65.5 | | 10-Core GT2 65W | | | | | | 71.3 | | 10-Core GT0 65W | | | N/A | | | 71.3 | | 8-Core GT2 65W | | | | 65 | 0 | 71.3 | | 8-Core GT0 65W | 2015C | N/A | | | | 71.3 | | 6-Core GT2 65W | | | | | | 71.3 | | 6-Core GT0 65W | | | | | | 71.3 | | 4-Core GT2 65W | | | | | | 71.3 | | 2-Core GT2 58W | 20150 | NI/A | NI/A | EO | 0 | 67.8 | | 2-Core GT1 58W | 2015C | N/A | N/A | 58 | 0 | 68.0 | | 10-Core GT2 35W | | | | | | 65.5 | | 8-Core GT2 35W | 1 | | | | | 65.5 | | 6-Core GT2 35W | 20158 | NI/A | N/A | 25 | | 65.5 | | 4-Core GT2 35W | 2015B | N/A | N/A | 35 | 0 | 65.5 | | 2-Core GT2 35W | 1 | | | | | 65.5 | | 2-Core GT1 35W | | | | | | 65.3 | - The package C-state power is the worst case power in the system configured as follows: - Memory configured for DDR4 2400 and populated with two DIMMs per channel. - b. DMI and PCIe links are at L1 Specification at DTS = 50 °C and minimum voltage loadline. Specification at DTS = 35 °C and minimum voltage loadline. - These DTS values in Notes 2 3 are based on the TCC Activation MSR having a value of 100, Refer Section 5.1.5, "Thermal Management Features" - These values are specified at Vcc\_MAX and VNOM for all other voltage rails for all processor frequencies. Systems should be designed to ensure the processor is not to be subjected to any static Vcc and Icc combination wherein Vccp exceeds VCCP\_MAX at specified ICCP. Refer the loadline specifications. - Thermal Design Power (TDP) should be used for processor thermal solution design targets. TDP is not the maximum power that the processor can dissipate. TDP is measured at DTS = -1.TDP is achieved with the Memory configured for DDR4 more details refer to Section 7.2.2.2, "DDR4 DC Specifications". - Not 100% tested. Specified by design characterization. - All T control values and Margin slope can be found in Chapter 5, "Thermal Margin Slope" **T<sub>CONTROL</sub>** Offset Configuration Part A (S-Processor Line - Client) **Table 5-8.** | Segment | 10 | )-Cor | e GT | 2 | | Core<br>TO | 8 | -Core | GT2 | 2 | 8-Co<br>GT | | 6- | -Core | GT2 | 2 | 6-C | ore G | то | |------------------------------------------|-----|-------|------|----|-----|------------|-----|-------|-----|----|------------|----|-----|-------|-----|----|-----|-------|----| | TDP [W] | 125 | 80 | 65 | 35 | 125 | 65 | 125 | 80 | 65 | 35 | 125 | 65 | 125 | 80 | 65 | 35 | 125 | 65 | 35 | | TEMP_TARGET (T <sub>CONTROL</sub> ) [°C] | 16 | 20 | 20 | 20 | 18 | 20 | 18 | 20 | 20 | 20 | 18 | 20 | 20 | 18 | 16 | 20 | 18 | 16 | 20 | - Digital Thermal Sensor (DTS) based fan speed control is recommended to achieve optimal thermal performance. - Intel recommends full cooling capability at approximately the DTS value of -1, to minimize TCC activation risk. For example, if $T_{CONTROL} = 20$ °C, Fan acceleration operation will start at 80 °C (100 °C 20 °C). **T<sub>CONTROL</sub>** Offset Configuration Part B (S-Processor Line - Client) **Table 5-9.** | Segment | 4-Cor | e GT2 | 2-Core GT2/GT1 | | | |------------------------------------------|-------|-------|----------------|----|--| | TDP [W] | 65 | 35 | 58 | 35 | | | TEMP_TARGET (T <sub>CONTROL</sub> ) [°C] | 20 | 20 | 20 | 20 | | #### Notes: - Digital Thermal Sensor (DTS) based fan speed control is recommended to achieve optimal thermal performance. - Intel recommends full cooling capability at approximately the DTS value of -1, to minimize TCC activation risk. - For example, if $T_{CONTROL}$ = 20 °C, Fan acceleration operation will start at 80 °C (100 °C 20 °C). #### **Thermal Profile for PCG 2015D Processor** 5.4.1 Thermal Test Vehicle Thermal Profile for PCG 2015D Processor Figure 5-2. **Table 5-10. Thermal Test Vehicle Thermal Profile for PCG 2015D Processor** | Power (W) | T <sub>CASE_MAX</sub> (°C) | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------|-----------|----------------------------| | 0 | 44.4 | 66 | 58.9 | | 2 | 44.8 | 68 | 59.4 | | 4 | 45.3 | 70 | 59.8 | | 6 | 45.7 | 72 | 60.2 | | 8 | 46.6 | 74 | 60.7 | | 10 | 47.0 | 76 | 61.1 | | 12 | 47.5 | 78 | 61.6 | | 14 | 47.9 | 80 | 62.0 | | 16 | 48.4 | 82 | 62.4 | | 18 | 48.8 | 84 | 62.9 | | 20 | 49.2 | 86 | 63.3 | | 22 | 49.7 | 88 | 63.8 | | 24 | 50.1 | 90 | 64.2 | | 26 | 51.0 | 92 | 64.6 | | 28 | 51.4 | 94 | 65.1 | | 30 | 51.2 | 96 | 65.5 | | 32 | 51.6 | 98 | 66.0 | | 34 | 51.9 | 100 | 66.4 | | 36 | 52.3 | 102 | 66.8 | | 38 | 52.8 | 104 | 67.3 | | 40 | 53.2 | 106 | 67.7 | | 42 | 53.6 | 108 | 68.2 | | 44 | 54.1 | 110 | 68.6 | | 46 | 54.5 | 112 | 69.0 | | 48 | 55.0 | 114 | 69.5 | | 50 | 55.4 | 116 | 69.9 | | 52 | 55.8 | 118 | 70.4 | | 54 | 56.3 | 120 | 70.8 | | 56 | 56.7 | 122 | 71.2 | | 58 | 57.2 | 124 | 71.7 | | 60 | 57.6 | 125 | 71.9 | | 62 | 58.0 | | | | 64 | 58.5 | | | Figure 5-3. Thermal Test Vehicle Thermal Profile for PCG 2015C Processor Table 5-11. Thermal Test Vehicle Thermal Profile for PCG 2015C Processor | Power (W) | T <sub>CASE_MAX</sub> (°C) | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------|-----------|----------------------------| | 0 | 44.6 | 34 | 58.5 | | 2 | 45.4 | 36 | 59.4 | | 4 | 46.2 | 38 | 60.2 | | 6 | 47.1 | 40 | 61.0 | | 8 | 47.9 | 42 | 61.8 | | 10 | 48.7 | 44 | 62.6 | | 12 | 49.5 | 46 | 63.5 | | 14 | 50.3 | 48 | 64.3 | | 16 | 51.2 | 50 | 65.1 | | 18 | 52.0 | 52 | 65.9 | | 20 | 52.8 | 54 | 66.7 | | 22 | 53.6 | 56 | 67.6 | | 24 | 54.4 | 58 | 68.4 | | 26 | 55.3 | 60 | 69.2 | | 28 | 56.1 | 62 | 70.0 | | 30 | 56.9 | 64 | 70.8 | | 32 | 57.7 | 65 | 71.3 | # **5.4.2** Thermal Profile for PCG 2015B Processor Figure 5-4. Thermal Test Vehicle Thermal Profile for PCG 2015B Processor Table 5-12. Thermal Test Vehicle Thermal Profile for PCG 2015B Processor | Power (W) | T <sub>CASE_MAX</sub> (°C) | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------|-----------|----------------------------| | 0 | 47.8 | 20 | 57.8 | | 2 | 48.8 | 22 | 58.8 | | 4 | 49.8 | 24 | 59.8 | | 6 | 50.8 | 26 | 60.8 | | 8 | 51.8 | 28 | 61.8 | | 10 | 52.8 | 30 | 62.8 | | 12 | 53.8 | 32 | 63.8 | | 14 | 54.8 | 34 | 64.8 | | 16 | 55.8 | 35 | 65.3 | | 18 | 56.8 | | | # 5.4.3 Thermal Profile for PCG 2015W Processor Figure 5-5. Thermal Test Vehicle Thermal Profile for PCG 2015W Processor Table 5-13. Thermal Test Vehicle Thermal Profile for PCG 2015W Processor (Sheet 1 of 2) | Power (W) | T <sub>CASE_MAX</sub> (°C) | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------|-----------|----------------------------| | 0 | 44.4 | 42 | 57.8 | | 2 | 45.0 | 44 | 58.5 | | 4 | 45.7 | 46 | 59.1 | | 6 | 46.3 | 48 | 59.8 | | 8 | 47.0 | 50 | 60.4 | | 10 | 47.6 | 52 | 61.0 | | 12 | 48.2 | 54 | 61.7 | | 14 | 48.9 | 56 | 62.3 | | 16 | 49.5 | 58 | 63.0 | | 18 | 50.2 | 60 | 63.6 | | 20 | 50.8 | 62 | 64.2 | | 22 | 51.4 | 64 | 64.9 | | 24 | 52.1 | 66 | 65.5 | | 26 | 52.7 | 68 | 66.2 | | 28 | 53.4 | 70 | 66.8 | | 30 | 54.0 | 72 | 67.4 | | 32 | 54.6 | 74 | 68.1 | | 34 | 55.3 | 76 | 68.7 | Table 5-13. Thermal Test Vehicle Thermal Profile for PCG 2015W Processor (Sheet 2 of 2) | Power (W) | T <sub>CASE_MAX</sub> (°C) | Power (W) | T <sub>CASE_MAX</sub> (°C) | |-----------|----------------------------|-----------|----------------------------| | 36 | 55.9 | 78 | 69.4 | | 38 | 56.6 | 80 | 70.0 | | 40 | 57.2 | | | # **5.4.4** Thermal Metrology The maximum TTV case temperatures ( $T_{CASE-MAX}$ ) can be derived from the data in the appropriate TTV thermal profile earlier in this chapter. The TTV $T_{CASE}$ is measured at the geometric top center of the TTV integrated heat spreader (IHS). Below figure illustrates the location where $T_{CASE}$ temperature measurements should be made. Figure 5-6. Thermal Test Vehicle (TTV) Case Temperature (T<sub>CASE</sub>) Measurement Location The following supplier can machine the groove and attach a thermocouple to the IHS. The following supplier is listed as a convenience to Intel's general customers and may be subject to change without notice. THERM-X OF CALIFORNIA, 3200 Investment Blvd, Hayward, Ca 94544. George Landis +1-510-441-7566 Ext. 368 george@therm-x.com. The vendor part number is XTMS1565. # 5.4.5 Fan Speed Control Scheme with Digital Thermal Sensor (DTS) 1.1 To correctly use DTS 1.1, the designer must first select a worst case scenario $T_{AMBIENT}$ , and ensure that the Fan Speed Control (FSC) can provide a $\Psi_{CA}$ that is equivalent or greater than the $\Psi_{CA}$ specification. The DTS 1.1 implementation consists of two points: a $\Psi_{CA}$ at $T_{CONTROL}$ and a $\Psi_{CA}$ at DTS = -1. The $\Psi_{CA}$ point at DTS = -1 defines the minimum $\Psi_{CA}$ required at TDP considering the worst case system design $T_{AMBIENT}$ design point: $$\Psi_{CA} = (T_{CASE-MAX} - T_{AMBIENT-TARGET}) / TDP$$ For example, for a 125 W TDP part, the $T_{CASE}$ maximum is 71.9 °C and at a worst case design point of 40 °C local ambient this will result in: $$\Psi_{CA} = (71.9 - 40) / 125 = 0.25 \, ^{\circ}\text{C/W}$$ Similarly for a system with a design target of 45 °C ambient, the $\Psi_{CA}$ at DTS = -1 needed will be 0.21 °C/W. The second point defines the thermal solution performance ( $\Psi_{CA}$ ) at $T_{CONTROL}$ . The following table lists the required $\Psi_{CA}$ for the various TDP processors. These two points define the operational limits for the processor for DTS 1.1 implementation. At $T_{CONTROL}$ the fan speed must be programmed such that the resulting $\Psi_{CA}$ is better than or equivalent to the required $\Psi_{CA}$ listed in the following table. Similarly, the fan speed should be set at DTS = -1 such that the thermal solution performance is better than or equivalent to the $\Psi_{CA}$ requirements at $T_{AMBIENT-MAX}$ . The fan speed controller must linearly ramp the fan speed from processor DTS = $T_{CONTROL}$ to processor DTS = -1. Figure 5-7. Digital Thermal Sensor (DTS) 1.1 Definition Points Table 5-14. Digital Thermal Sensor (DTS) 1.1 Thermal Solution Performance Above **T<sub>CONTROL</sub>** | Processor | | TTV $\Psi_{CA}$ at DTS = $T_{CONTROL}^{1, 2}$ At System $T_{AMBIENT\_MAX} = 30$ °C | TTV $\Psi_{CA}$ at DTS = -1 At System TAMBIENT MAX = 40 °C | TTV $\Psi_{CA}$ at DTS = -1 At System TAMBIENT MAX = 45 °C | TTV $\Psi_{CA}$ at DTS = -1 At System TAMBIENT MAX = 50 °C | |-------------|-------|------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------| | 10-Core GT2 | | 0.38 | 0.25 | 0.21 | 0.17 | | 8-Core GT2 | | 0.39 | | | | | 6-Core GT2 | 125W | 0.39 | | | | | 10-Core GT0 | | 0.39 | | | | | 8-Core GT0 | | 0.39 | | | | | 6-Core GT0 | | 0.38 | | | | | 10-Core GT2 | 80W | 0.66 | 0.37 | 0.31 | 0.25 | | 8-Core GT2 | | 0.64 | | | | | 6-Core GT2 | | 0.59 | | | | | 10-Core GT2 | | 0.85 | 0.48 | 0.40 | 032 | | 8-Core GT2 | | 0.85 | | | | | 6-Core GT2 | | 0.75 | | | | | 4-Core GT2 | 65W | 0.77 | | | | | 10-Core GT0 | | 0.81 | | | | | 8-Core GT0 | | 0.81 | | | | | 6-Core GT0 | | 0.74 | | | | | 2-Core GT2 | 58W | 0.77 | 0.47 | 0.39 | 0.30 | | 2-Core GT1 | | 0.77 | | | | | 10-Core GT2 | - 35W | 3.07 | 0.72 | 0.58 | 0.43 | | 8-Core GT2 | | 3.07 | | | | | 6-Core GT2 | | 2.22 | | | | | 4-Core GT2 | | 1.92 | | | | | 2-Core GT2 | | 1.52 | | | | | 2-Core GT1 | | 1.3 | | | | $Ψ_{CA}$ at "DTS = $T_{CONTROL}$ " is applicable to systems that have an internal $T_{RISE}$ ( $T_{ROOM}$ temperature to Processor cooling fain inlet) of less than 10 °C. In case the expected $T_{RISE}$ is greater than 10 °C, a correction factor should be used as explained below. For each 1 °C $T_{RISE}$ above 10 °C, the correction factor (CF) is defined as CF = 1.7 / (processor TDP). Example: A chassis $T_{RISE}$ assumption is 12 °C for a 125 W TDP processor: CF = 1.7 / 125 W = 0.014 /W For $T_{RISE} > 10$ °C $Ψ_{CA}$ at $T_{CONTROL}$ = (Value provide in Column 2) – ( $T_{RISE} - 10$ ) \* CF $Ψ_{CA}$ = 0.38 – (12 – 10) \*0.014 = 0.35 °C/W. In this case, the fan speed should be set slightly higher, equivalent to $Ψ_{CA}$ = 0.35 °C/W. # 5.4.6 Fan Speed Control Scheme with Digital Thermal Sensor (DTS) 2.0 To simplify processor thermal specification compliance, the processor calculates the DTS Thermal Profile from $T_{CONTROL}$ Offset, TCC Activation Temperature, TDP, and the Thermal Margin Slope provided in the following table. **Note:** TCC Activation Offset is 0 for the processors. Using the DTS Thermal Profile, the processor can calculate and report the Thermal Margin, where a value less than 0 indicates that the processor needs additional cooling, and a value greater than 0 indicates that the processor is sufficiently cooled. Figure 5-8. Digital Thermal Sensor (DTS) 1.1 Definition Points Table 5-15. Thermal Margin Slope | PCG | Die Configuration<br>(Cores/GT) | TDP [W] | TCC Activation [°C] | Temperature<br>Control Offset<br>(TEMP_TARGET) | Thermal Margin<br>Slope [°C/W] | |-------|---------------------------------|---------|---------------------|------------------------------------------------|--------------------------------| | 2015D | 10-Core GT2 | | 100 | 16 | 0.39 | | | 8-Core GT2 | | | 18 | 0.42 | | | 6-Core GT2 | 125 | | 20 | 0.45 | | | 10-Core GT0 | | | 18 | 0.39 | | | 8-Core GT0 | | | 18 | 0.44 | | | 6-Core GT0 | | | 20 | 0.50 | | 2015D | 10-Core GT2 | | 100 | 16 | 0.39 | | | 8-Core GT2 | 125 | | 18 | 0.42 | | | 6-Core GT2 | | | 20 | 0.45 | | 2015W | 10-Core GT2 | | | 20 | 0.48 | | | 8-Core GT2 | 80 | | 20 | 0.52 | | | 6-Core GT2 | | | 18 | 0.58 | | 2015B | 10-Core GT2 | 35 | | 20 | 0.65 | **Table 5-15. Thermal Margin Slope** | PCG | Die Configuration<br>(Cores/GT) | TDP [W] | TCC Activation [°C] | Temperature<br>Control Offset<br>(TEMP_TARGET) | Thermal Margin<br>Slope [°C/W] | |-------|---------------------------------|---------|---------------------|------------------------------------------------|--------------------------------| | 2015C | 10-Core GT2 | 65 | 100 | 20 | 0.57 | | | 8-Core GT2 | | | 20 | 0.59 | | | 6-Core GT2 | | | 16 | 0.67 | | | 4-Core GT2 | | | 20 | 0.74 | | | 10-Core GT0 | | | 20 | 0.64 | | | 8-Core GT0 | | | 20 | 0.64 | | | 6-Core GT0 | | | 16 | 0.71 | | | 2-Core GT2 | 58 | 100 | 20 | 0.97 | | | 2-Core GT1 | 36 | | 20 | 1.05 | | 2015B | 10-Core GT2 | | 100 | 20 | 0.65 | | | 8-Core GT2 | | | 20 | 0.68 | | | 6-Core GT2 | 35 | | 20 | 0.76 | | | 4-Core GT2 | | | 20 | 0.83 | | | 2-Core GT2 | | | 20 | 1.04 | | | 2-Core GT1 | | | 20 | 1.24 | §§ ## **6** Signal Description This chapter describes the processor signals. They are arranged in functional groups according to their associated interface or category. The notations in the following table are used to describe the signal type. The signal description also includes the type of buffer used for the particular signal (Refer the following table). ### **Table 6-1. Signal Tables Terminology** | Notation | Signal Type | |-----------------------------------|-------------------------------------------------------------------------------------------| | I | Input pin | | 0 | Output pin | | I/O | Bi-directional Input/Output pin | | SE | Single Ended Link | | Diff | Differential Link | | CMOS | CMOS buffers. 1.05 V- tolerant | | OD | Open Drain buffer | | LPDDR3 | LPDDR3 buffers: 1.2 V- tolerant | | DDR4 | DDR4 buffers: 1.2 V-tolerant | | А | Analog reference or output. May be used as a threshold voltage or for buffer compensation | | GTL | Gunning Transceiver Logic signaling technology | | Ref | Voltage reference signal | | Availability | Signal Availability condition - based on segment, SKU, platform type or any other factor | | Asynchronous <sup>1</sup> | Signal has no timing relationship with any reference clock. | | <b>Note:</b> 1. Qualifier for a b | ouffer type. | ## **6.1** System Memory Interface ### Table 6-2. LPDDR3 Memory Interface (Sheet 1 of 2) | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|---------------------------------| | DDR0_DQ[63:0]<br>DDR1_DQ[63:0] | <b>Data Buses:</b> Data signals interface to the SDRAM data buses. | I/O | LPDDR3 | SE | U <sub>v1</sub> -Processor Line | | DDR0_DQSP[7:0] DDR0_DQSN[7:0] DDR1_DQSP[7:0] DDR1_DQSN[7:0] | <b>Data Strobes:</b> Differential data strobe pairs. The data is captured at the crossing point of DQS during read and write transactions. | I/O | LPDDR3 | Diff | U <sub>v1</sub> -Processor Line | | DDR0_CKN[1:0] DDR0_CKP[1:0] DDR1_CKN[1:0] DDR1_CKP[1:0] | SDRAM Differential Clock: Differential clocks signal pairs, pair per rank. The crossing of the positive edge of DDR0_CKP/DDR1_CKP and the negative edge of their complement DDR0_CKN / DDR1_CKN are used to sample the command and control signals on the SDRAM. | 0 | LPDDR3 | Diff | U <sub>v1</sub> -Processor Line | Table 6-2. LPDDR3 Memory Interface (Sheet 2 of 2) | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|---------------------------------| | DDR0_CKE[3:0]<br>DDR1_CKE[3:0] | Clock Enable: (1 per rank) These signals are used to: Initialize the SDRAMs during power-up. Power-down SDRAM ranks. Place all SDRAM ranks into and out of self-refresh during STR. | 0 | LPDDR3 | SE | U <sub>v1</sub> -Processor Line | | DDR0_CS#[1:0]<br>DDR1_CS#[1:0] | Chip Select: (1 per rank). These signals are used to select particular SDRAM components during the active state. There is one Chip Select for each SDRAM rank. | 0 | LPDDR3 | SE | U <sub>v1</sub> -Processor Line | | DDR0_ODT[3:0]<br>DDR1_ODT[3:0] | On Die Termination: Active Termination Control. | 0 | LPDDR3 | SE | U <sub>v1</sub> -Processor Line | | DDR0_CAA[9:0]<br>DDR1_CAA[9:0] | <b>Command Address:</b> These signals are used to provide the multiplexed command and address to the SDRAM. | 0 | LPDDR3 | SE | U <sub>v1</sub> -Processor Line | | DDR0_CAB[9:0]<br>DDR1_CAB[9:0] | <b>Command Address:</b> These signals are used to provide the multiplexed command and address to the SDRAM. | 0 | LPDDR3 | SE | U <sub>v1</sub> -Processor Line | | DDR0_VREF_DQ[1:0]<br>DDR1_VREF_DQ | Memory Reference Voltage for DQ: | 0 | Α | SE | U <sub>v1</sub> -Processor Line | | DDR_VREF_CA<br>DDR0_VREF_CA<br>DDR1_VREF_CA | Memory Reference Voltage for Command and Address: | 0 | А | SE | U <sub>v1</sub> -Processor Line | ## Table 6-3. DDR4 Memory Interface (Sheet 1 of 2) | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|-------------------------------------------------------------------------------------------------------------| | DDR0_ECC[7:0]<br>DDR1_ECC[7:0] | ECC Data Buses: Data buses for ECC Check Byte. | I/O | DDR4 | SE | ECC UDIMMODIM<br>Modules with S and H-<br>Processor Line. | | DDR0_DQ[63:0]<br>DDR1_DQ[63:0] | <b>Data Buses:</b> Data signals interface to the SDRAM data buses. | I/O | DDR4 | SE | All Processor Lines | | DDR0_DQSP[:0] DDR0_DQSN[:0] DDR1_DQSP[:0] DDR1_DQSN[:0] | <b>Data Strobes:</b> Differential data strobe pairs. The data is captured at the crossing point of DQS during read and write transactions. | I/O | DDR4 | Diff | [7:0] applicable for All<br>Processor Lines.<br>[8] applicable only in<br>S and H-Processor<br>Line. | | DDR0_CKN[3:0][1:0]<br>DDR0_CKP[3:0][1:0]<br>DDR1_CKN[3:0][1:0]<br>DDR1_CKP[3:0][1:0] | SDRAM Differential Clock: Differential clocks signal pairs, pair per rank. The crossing of the positive edge of DDR0_CKP/DDR1_CKP and the negative edge of their complement DDR0_CKN / DDR1_CKN are used to sample the command and control signals on the SDRAM. | 0 | DDR4 | Diff | [1:0] applicable for All<br>Processor Lines.<br>[3:2] applicable only<br>in H-Processor Line. | | DDR0_CKE[3:0][1:0]<br>DDR1_CKE[3:0][1:0] | Clock Enable: (1 per rank). These signals are used to: Initialize the SDRAMs during power-up. Power-down SDRAM ranks. Place all SDRAM ranks into and out of self-refresh during STR (Suspend to RAM). | 0 | DDR4 | SE | [1:0] applicable for All<br>Processor Lines.<br>[3:2] applicable only<br>in H-Processor Line<br>processors. | | DDR0_CS#[3:0][1:0]<br>DDR1_CS#[3:0][1:0] | Chip Select: (1 per rank). These signals are used to select particular SDRAM components during the active state. There is one Chip Select for each SDRAM rank. | 0 | DDR4 | SE | [1:0] applicable for All<br>Processor Lines.<br>[3:2] applicable only<br>in H-Processor Line. | Table 6-3. DDR4 Memory Interface (Sheet 2 of 2) | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|-----------------------------------------------------------------------------------------------| | DDR0_ODT[3:0][1:0]<br>DDR1_ODT[3:0][1:0] | On Die Termination: (1 per rank). Active SDRAM Termination Control. | 0 | DDR4 | SE | [1:0] applicable for All<br>Processor Lines.<br>[3:2] applicable only<br>in H-Processor Line. | | DDR0_MA[16:0]<br>DDR1_MA[16:0] | <ul> <li>Address: These signals are used to provide the multiplexed row and column address to the SDRAM.</li> <li>A[16:14] use also as command signals, Refer ACT# signal description.</li> <li>A10 is sampled during Read/Write commands to determine whether Autoprecharge should be performed to the accessed bank after the Read/Write operation. HIGH: Autoprecharge; LOW: no Autoprecharge).</li> <li>A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses.</li> <li>A12 is sampled during Read and Write commands to determine if burst chop (on-thefly) will be performed. HIGH, no burst chop; LOW: burst chopped).</li> </ul> | 0 | DDR4 | SE | All Processor Lines | | DDR0_ACT#<br>DDR1_ACT# | Activation Command: ACT# HIGH along with CS# determines that the signals addresses below have command functionality. A16 use as RAS# signal A15 use as CAS# signal A14 use as WE# signal | 0 | DDR4 | SE | All Processor Lines | | DDR0_BG[1:0]<br>DDR1_BG[1:0] | Bank Group: BG[0:1] define to which bank group an Active, Read, Write or Precharge command is being applied. BG0 also determines which mode register is to be accessed during a MRS cycle. | 0 | DDR4 | SE | All Processor Lines | | DDR0_BA[1:0]<br>DDR1_BA[1:0] | <b>Bank Address:</b> BA[1:0] define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a MRS cycle. | 0 | DDR4 | SE | All Processor Lines | | DDR0_ALERT#<br>DDR1_ALERT# | <b>Alert:</b> This signal is used at command training only. It is getting the Command and Address Parity error flag during training. CRC feature is not supported. | I | DDR4 | SE | All Processor Lines | | DDR0_PAR<br>DDR1_PAR | <b>Command and Address Parity:</b> These signals are used for parity check. | 0 | DDR4 | SE | All Processor Lines | | DDR0_VREF_DQ<br>DDR1_VREF_DQ | Memory Reference Voltage for DQ: | 0 | А | SE | Only for H-Processor<br>Line | | DDR_VREF_CA | Memory Reference Voltage for Command and Address: | 0 | А | SE | Only for H | | DDR0_VREF_CA<br>DDR1_VREF_CA | Memory Reference Voltage for Command and Address: | 0 | Α | SE | Only for U v1-<br>Processor Line | **Table 6-4.** System Memory Reference and Compensation Signals | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|----------------------------------------------------| | DDR_RCOMP[2:0] | System Memory Resistance Compensation: | N/A | А | SE | All Processor Lines,<br>except S-Processor<br>Line | | OPC_RCOMP | On-Package Cache resistance Compensation from processor: Note: Unconnected for Processors without OPC. | N/A | А | SE | Processors w/ On-<br>Package Cache | | OPCE_RCOMP | Note: On-Package Cache resistance Compensation from OPC: Unconnected for Processors without OPC. | N/A | А | SE | Processors w/ On-<br>Package Cache | | DDR_VTT_CNTL | System Memory Power Gate Control: When signal is high – platform memory VTT regulator is enable, output high. When signal is low - Disables the platform memory VTT regulator in C8 and deeper and S3. | 0 | DDR4 | SE | All Processor Lines | ## **6.2** PCI Express\* Graphics (PEG) Signals | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |--------------------------------|-------------------------------------------|------|-----------------|--------------|-----------------------| | PEG_RXP[15:0]<br>PEG_RXN[15:0] | PCI Express* Receive Differential Pairs. | I | PCI<br>Express* | Diff | Only H-Processor Line | | PEG_TXP[15:0]<br>PEG_TXN[15:0] | PCI Express* Transmit Differential Pairs. | 0 | PCI<br>Express* | Diff | | ## 6.3 Direct Media Interface (DMI) Signals | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |---------------------------|---------------------------------------------------------------------------------|------|----------------|--------------|-------------------------| | DMI_RXP[3:0] DMI_RXN[3:0] | <b>DMI Input from PCH:</b> Direct Media Interface receive differential pairs. | I | DMI | Diff | - Only H-Processor Line | | DMI_TXP[3:0] DMI_TXN[3:0] | <b>DMI Output from PCH:</b> Direct Media Interface transmit differential pairs. | 0 | DMI | Diff | | ## 6.4 Reset and Miscellaneous Signals | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------| | CFG[19:0] | Configuration Signals: The CFG signals have a default value of '1' if not terminated on the board. Intel recommends placing test points on the board for CFG pins. • CFG[0]: Stall reset sequence after PCU PLL lock until de-asserted: - 1 = (Default) Normal Operation; No stall. - 0 = Stall. • CFG[1]: Reserved configuration lane. • CFG[2]: PCI Express* Static x16 Lane Numbering Reversal.Reserved - 1 = Normal operation - 0 = Lane numbers reversed. • CFG[3]: Reserved configuration lane. • CFG[4]: eDP enable: - 1 = Disabled. - 0 = Enabled. • CFG[6:5]: PCI Express* BifurcationReserved - 10 = 2 x8 PCI Express* - 01 = reserved - 10 = 2 x8 PCI Express* - 11 = 1 x16 PCI Express* • CFG[7]: PEG Training: Reserved - 1 = (default) PEG Train immediately following RESET# de assertion. - 0 = PEG Wait for BIOS for training. | I | GTL | SE | All Processor Lines. CFG[2], CFG[6:5] and CFG[7] are relevant for S Processor Line only and test point may be placed on the board for them. | | CFG_RCOMP | Configuration Resistance Compensation | N/A | N/A | SE | Only for U-v1 and H-<br>Processor Lines | | PROC_POPIRCOMP | POPIO Resistance Compensation | N/A | N/A | SE | U v1 Processor Line | | SYS_RESET# | Platform Reset pin driven by the PCH. | I | CMOS | SE | All Processor Line | | CPU_ID | A PLATFORM indication signal, the signal defers between current Gen processor (DT) to the compatibility option, with the new Gen processor. Ensure to connect the signal pin according to usage of the platform. This Signal (PIN) is important for functional and booting. | I/O | CMOS | SE | Only for S-Processor<br>Line | | IST_TRIG | Impedance Spectrum Tool Trigger: trigger point to support debug of possible power issues. | 0 | GTL | SE | All Processor Line | | PROC_TRIGIN | Debug pin | I | CMOS | SE | H-Processor Line | | PROC_TRIGOUT | Debug pin | 0 | CMOS | SE | H-Processor Line | | PROC_AUDIO_SDI | <b>Processor Audio Serial Data Input:</b> This signal is an input to the processor from the PCH. | I | AUD | SE | H-Processor Line | | PROC_AUDIO_SDO | <b>Processor Audio Serial Data Output:</b> This Line signal is an output from the processor to the PCH. | 0 | AUD | SE | H-Processor Line | | PROC_AUDIO_CLK | Processor Audio Clock | I | AUD | SE | H-Processor Line | #### Embedded DisplayPort\* (eDP\*) Signals 6.5 | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|-----------------------------------------| | eDP_TXP[3:0]<br>eDP_TXN[3:0] | embedded DisplayPort* Transmit: differential pair. | 0 | eDP | Diff | All Processor Lines | | eDP_AUXP<br>eDP_AUXN | <b>embedded DisplayPort* Auxiliary:</b> Half-duplex, bidirectional channel consist of one differential pair. | 0 | eDP | Diff | All Processor Lines | | DISP_UTILS | embedded DisplayPort* Utility: Output control signal used for brightness correction of embedded LCD displays with backlight modulation. This pin will co-exist with functionality similar to existing BKLTCTL pin on PCH | 0 | Async<br>CMOS | SE | All Processor Lines | | DISP_RCOMP | DDI IO Compensation resistor, supporting DP*, eDP* and HDMI* channels. | N/A | А | SE | Only for U-v1 and H-<br>Processor Lines | **Note:** When using eDP\* bifurcation: x2 eDP\* lanes for eDP\* panel (eDP\_TXP[0:1], eDP\_TXN[0:1]) x2 lanes for DP\* (eDP\_TXP[2:3], eDP\_TXN[2:3]) #### 6.6 **Display Interface Signals** | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability <sup>1</sup> | |-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|---------------------------------------------------------| | DDI1_TXP[3:0] DDI1_TXN[3:0] DDI2_TXP[3:0] DDI2_TXN[3:0] DDI3_TXP[3:0] DDI3_TXN[3:0] | Digital Display Interface Transmit: Differential Pairs | 0 | DP*/<br>HDMI* | Diff | All Processor Lines. DDI3_TXP[3:0] DDI3_TXN[3:0] | | DDI1_AUXP<br>DDI1_AUXN<br>DDI2_AUXP<br>DDI2_AUXN<br>DDI3_AUXP<br>DDI3_AUXN | <b>Digital Display Interface Display Port Auxiliary:</b> Half-duplex, bidirectional channel consist of one differential pair for each channel. | 0 | DP/<br>HDMI* | Diff | DDI3_AUXP DDI3_AUXN Are present H- Processor line only. | pdis\_AUXN and DDI3\_AUXP are valid in U v1-Processor Line but should be considered as reserved pins. #### 6.7 **Processor Clocking Signals** | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |------------------------|--------------------------------------------------------|------|----------------|--------------|------------------| | BCLKP<br>BCLKN | 100 MHz Differential bus clock input to the processor. | I | | Diff | | | CLK24P<br>CLK24N | 24 MHz Differential bus clock input to the processor. | I | | Diff | H-Processor Line | | PCI_BCLKP<br>PCI_BCLKN | 100 MHz Clock for PCI Express* logic | I | | Diff | | ## 6.8 Testability Signals | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|---------------------| | BPM#[3:0] | <b>Breakpoint and Performance Monitor Signals:</b> Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance. | I/O | GTL | SE | All Processor Lines | | PROC_PRDY# | <b>Probe Mode Ready:</b> PROC_PRDY# is a processor output used by debug tools to determine processor debug readiness. | 0 | OD | SE | All Processor Lines | | PROC_PREQ# | <b>Probe Mode Request:</b> PROC_PREQ# is used by debug tools to request debug operation of the processor. | I | GTL | SE | All Processor Lines | | PROC_TCK | <b>Test Clock:</b> This signal provides the clock input for the processor Test Bus (also known as the Test Access Port). This signal should be driven low or Allowed to float during power on Reset. | I | GTL | SE | All Processor Lines | | PROC_TDI | <b>Test Data In:</b> This signal transfers serial test data into the processor. This signal provides the serial input needed for JTAG specification support. | I | GTL | SE | All Processor Lines | | PROC_TDO | <b>Test Data Out:</b> This signal transfers serial test data out of the processor. This signal provides the serial output needed for JTAG specification support. | 0 | OD | SE | All Processor Lines | | PROC_TMS | <b>Test Mode Select:</b> A JTAG specification support signal used by debug tools. | I | GTL | SE | All Processor Lines | | PROC_TRST# | <b>Test Reset:</b> Resets the Test Access Port (TAP) logic. This signal should be driven low during power on Reset. | I | GTL | SE | All Processor Lines | ## **6.9** Error and Thermal Protection Signals | Signal Name | Description | Dir. | Buffer<br>Type | Link<br>Type | Availability | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------|--------------|---------------------| | CATERR# | Catastrophic Error: This signal indicates that the system has experienced a catastrophic error and cannot continue to operate. The processor will set this signal for non-recoverable machine check errors or other unrecoverable internal errors. CATERR# is used for signaling the following types of errors: Legacy MCERRs, CATERR# is asserted for 16 BCLKs. Legacy IERRs, CATERR# remains asserted until warm or cold reset. | 0 | OD | SE | All Processor Lines | | PECI | Platform Environment Control Interface: A serial sideband interface to the processor. It is used primarily for thermal, power, and error management. | I/O | PECI,<br>Async | SE | All Processor Lines | | PROCHOT# | Processor Hot: PROCHOT# goes active when the processor temperature monitoring sensor(s) detects that the processor has reached its maximum safe operating temperature. This indicates that the processor Thermal Control Circuit (TCC) has been activated, if enabled. This signal can also be driven to the processor to activate the TCC. | I/O | GTL I<br>OD O | SE | All Processor Lines | | THERMTRIP# | Thermal Trip: The processor protects itself from catastrophic overheating by use of an internal thermal sensor. This sensor is set well above the normal operating temperature to ensure that there are no false trips. The processor will stop all executions when the junction temperature exceeds approximately 130 °C. This is signaled to the system by the THERMTRIP# pin. | 0 | OD | SE | All Processor Lines | Note: For DC specification on CMOS and GTL data, refer Chapter 7, "CMOS DC Specifications" and Chapter 7, "GTL and Open Drain DC Specifications". ### **6.10** Processor Power Rails #### **Table 6-5.** Processor Power Rails Signals | Signal Name | al Name Description | | Buffer<br>Type | Availability | |--------------------------|--------------------------------------------------------------|-----|----------------|---------------------| | Vcc | Processor IA cores power rail | I | Power | All Processor Lines | | Vcc <sub>GT</sub> | Processor Graphics power rail | I | Power | All Processor Lines | | V <sub>DDQ</sub> | System Memory power rail | I | Power | All Processor Lines | | Vcc <sub>SA</sub> | rocessor System Agent power rail | | Power | All Processor Lines | | Vcc <sub>IO</sub> | Processor I/O power rail | | Power | All Processor Lines | | Vcc <sub>ST</sub> | Sustain voltage for processor standby modes | I | Power | All Processor Lines | | Vcc <sub>STG</sub> | Gated sustain voltage for processor standby modes | I | Power | All Processor Lines | | Vcc <sub>PLL</sub> | Processor PLLs power rails | I | Power | All Processor Lines | | Vcc <sub>PLL_OC</sub> | Processor FLLS power rails | I | Power | All Processor Lines | | Vcc_SENSE | | N/A | Power | All Processor Lines | | Vcc <sub>GT</sub> _SENSE | Isolated, low impedance voltage sense pins. They can be used | N/A | Power | All Processor Lines | | Vcc <sub>IO</sub> _SENSE | co sense or measure voltage near the silicon. | | Power | All Processor Lines | | Vcc <sub>SA</sub> _SENSE | | N/A | Power | All Processor Lines | #### Table 6-6. Processor Ground Rails Signals | Signal Name | Description | Dir. | Buffer<br>Type | Availability | |---------------------------------------------|--------------------------------------------------------|------|----------------|---------------------| | Vss_SENSE | | N/A | Ground | All Processor Lines | | Vss <sub>GT</sub> _SENSE | Isolated, low impedance Ground sense pins. They can be | N/A | Ground | All Processor Lines | | Vss <sub>IO</sub> _SENSE | used for the reference ground near the silicon. | N/A | Ground | All Processor Lines | | Vss <sub>SA</sub> _SENSE | | N/A | Ground | All Processor Lines | | Vss <sub>SA</sub> _VSS <sub>IO</sub> _SENSE | | N/A | Ground | S Processor Line | ## Note: VssSA\_VssIO\_SENSE is available only on S-Processor line and designated to have the GND reference for sense # 6.11 Ground, Reserved and Non-Critical to Function (NCTF) Signals The following are the general types of reserved (RSVD) signals and connection guidelines: - RSVD these signals should not be connected - RSVD\_TP these signals should be routed to a test point - RSVD\_NCTF these signals are non-critical to function and may be left unconnected Arbitrary connection of these signals to VCC, VDDQ, VSS, or to any other signal (including each other) may result in component malfunction or incompatibility with future processors. Refer below table. For reliable operation, always connect unused inputs or bi-directional signals to an appropriate signal level. Unused active high inputs should be connected through a resistor to ground ( $V_{SS}$ ). Unused outputs may be left unconnected however, this may interfere with some Test Access Port (TAP) functions, complicate debug probing and prevent boundary scan testing. A resistor should be used when tying bi-directional signals to power or ground. When tying any signal to power or ground, the resistor can also be used for system testability. ### Table 6-7. GND, RSVD, EDGECAP and NCTF Signals | Signal Name | Description | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vss | Processor ground node | | Vss_NCTF | Non-Critical To Function: These signals are for package mechanical reliability. | | RSVD | Reserved: All signals that are RSVD should not be connected on the board. | | RSVD_NCTF | <b>Reserved Non-critical To Function:</b> RSVD_NCTF should not be connected on the board. | | RSVD_TP | <b>Test Point:</b> Intel recommends to route each RSVD_TP to an accessible test point. Intel may require these test point for platform specific debug. Leaving these test point inaccessible could delay debug bu Intel. | | VDDQ_EDGE[1]/<br>VDDQ_EDGE[2] | Internal power pin, this pin should be connected to a decoupling capacitor and ground. | # **6.12 Processor Internal Pull-Up / Pull-Down Terminations** | Signal Name | Pull Up/Pull Down | Rail | Value | | | | | |---------------------------------------------------------------------|---------------------|--------------------|------------|--|--|--|--| | BPM[3:0] | Pull Up / Pull Down | Vcc <sub>IO</sub> | 16-60 Ohms | | | | | | PREQ# | Pull Up | Vcc <sub>ST</sub> | 3 kOhms | | | | | | PROC_TDI | Pull Up | Vcc <sub>STG</sub> | 3 kOhms | | | | | | PROC_TMS | Pull Up | Vcc <sub>STG</sub> | 3 kOhms | | | | | | PROC_TRSN# | Pull Down | - | 3 kOhms | | | | | | CFG[19:0] | Pull Up | Vcc <sub>IO</sub> | 3 kOhms | | | | | | <b>Note:</b> For S-Processor Line, it should be Vcc <sub>ST</sub> . | | | | | | | | §§ ## 7 Electrical Specifications ### 7.1 Processor Power Rails | <b>Power Rail</b> | Description | Control | Availability | |---------------------------------|-----------------------------------------|-------------------------------------|------------------------| | V <sub>CC</sub> | Processor IA Cores Power Rail | SVID | U/S/H Processor Lines | | Vcc <sub>GT</sub> | Processor Graphics Power Rails | SVID | U/S/H Processor Lines | | Vcc <sub>SA</sub> | System Agent Power Rail | SVID/Fixed (SKU dependent) | U/S/H Processor Lines | | Vcc <sub>IO</sub> | IO Power Rail | Fixed | U/S/H Processor Lines | | Vcc <sub>ST</sub> | Sustain Power Rail | Fixed | U/S/H Processor Lines | | Vcc <sub>STG</sub> <sup>2</sup> | Sustain Gated Power Rail | Fixed | U /S/H/Processor Lines | | Vcc <sub>PLL</sub> | Processor PLLs power Rail | Fixed | U/S/H Processor Lines | | Vcc <sub>PLL_OC</sub> 1 | Processor PLLs OC power Rail | Fixed | U/S/H Processor Lines | | V <sub>DDQ</sub> | Integrated Memory Controller Power Rail | Fixed (Memory technology dependent) | U/S/H Processor Lines | #### Notes: ### 7.1.1 Power and Ground Pins All power pins should be connected to their respective processor power planes, while all VSS pins should be connected to the system ground plane. Use of multiple power and ground planes is recommended to reduce I\*R drop. ## 7.1.2 V<sub>CC</sub> Voltage Identification (VID) Intel processors/chipsets are individually calibrated in the factory to operate on a specific voltage/frequency and operating-condition curve specified for that individual processor. In normal operation, the processor autonomously issues voltage control requests according to this calibrated curve using the serial voltage-identifier (SVID) interface. Altering the voltage applied at the processor/chipset causing operation outside of this calibrated curve is considered out-of-specification operation. The SVID bus consists of three open-drain signals: clock, data, and alert# to both set voltage-levels and gather telemetry data from the voltage regulators. Voltages are controlled per an 8-bit integer value, called a VID, that maps to an analog voltage level. An offset field also exists that allows altering the VID table. Alert can be used to inform the processor that a voltage-change request has been completed or to interrupt the processor with a fault notification. ## **7.2** DC Specifications The processor DC specifications in this section are defined at the processor signal pins, unless noted otherwise. Vcc<sub>PLL\_OC</sub> power rail should be sourced from the VDDQ VR for LPDDR3/DDR4 only. The connection can be direct or through a load switch, depending desired power optimization. In case of direct connection (Vcc<sub>PLL\_OC</sub> is shorted to V<sub>DDQ</sub>, no load switch), platform should ensure that Vcc<sub>ST</sub> is ON (high) while Vcc<sub>PLL\_OC</sub> is ON (high). switch), platform should ensure that VCc<sub>ST</sub> is ON (high) while Vcc<sub>PLL\_OC</sub> is ON (high). Vcc<sub>STG</sub> power rail should be sourced from the VR as V<sub>CCST</sub>. The connection can be direct or through a load switch, depending desired power optimization, - The DC specifications for the LPDDR3/DDR4 signals are listed in the *Voltage and Current Specifications* section. - The *Voltage and Current Specifications* section lists the DC specifications for the processor and are valid only while meeting specifications for junction temperature, clock frequency, and input voltages. Read all notes associated with each parameter. - AC tolerances for all rails include voltage transients and voltage regulator voltage ripple up to 1 MHz. Refer to additional guidance for each rail. ### 7.2.1 Processor Power Rails DC Specifications ### **7.2.1.1** Vcc DC Specifications Table 7-1. Processor IA Core (Vcc) Active and Idle Mode DC Voltage and Current Specifications (Sheet 1 of 4) | Symbol | Parameter | Segment | Min | Тур | Max | Unit | Note <sup>1</sup> | |-------------------------------------------|---------------------------------------------------|---------------------------------------------------------|-----|-----|----------------------------------|------|-------------------| | Operating<br>Voltage | Voltage Range for<br>Processor<br>Operating Modes | U <sub>V1/v2</sub> -Processor Line | 0 | _ | 1.52 | V | 2, 3, 7 | | Operating<br>Voltage | Voltage Range for<br>Processor<br>Operating Modes | H Processor Line (45W) | 0 | - | 1.52 + Offset voltage=<br>1.72 V | V | 1,2, 3,<br>7,15 | | Operating<br>Voltage | Voltage Range for<br>Processor<br>Operating Modes | S-Processor Line | 0 | _ | 1.52 + Offset voltage=<br>1.72 V | V | 1, 2, 3,<br>7,15 | | Icc <sub>MAX</sub><br>(U -<br>Processors) | Maximum<br>Processor IA Core<br>I <sub>CC</sub> | U <sub>V1</sub> -Processor Line (15W)<br>4/6 -Core GT2 | _ | _ | 85 | А | 4, 6, 7 | | Icc <sub>MAX</sub><br>(U -<br>Processors) | Maximum<br>Processor IA Core<br>I <sub>CC</sub> | U <sub>V1</sub> -Processor Line (15W)<br>2-Core GT2/GT1 | - | _ | 35 | А | 4, 6, 7 | | Icc <sub>MAX</sub><br>(U -<br>Processors) | Maximum<br>Processor IA Core<br>I <sub>CC</sub> | U <sub>v2</sub> -Processor Line (17W)<br>4/6 -Core GT2 | - | _ | 85 | А | 4, 6, 7 | | Icc <sub>MAX</sub><br>(U -<br>Processors) | Maximum<br>Processor IA Core<br>I <sub>CC</sub> | U <sub>v2</sub> -Processor Line (17W)<br>2-Core GT2/GT1 | - | _ | 36 | А | 4, 6, 7 | | | | H-Processor Line (45W, XeonW<br>45W) - 8-Core GT2 | _ | _ | 165 | | | | Icc <sub>MAX</sub><br>(H-<br>Processor) | Maximum<br>Processor IA Core<br>I <sub>CC</sub> | H-Processor Line (45W, 45W<br>XeonW) - 6-<br>Core GT2 | _ | _ | 140 | А | 4, 6, 7 | | | | H-Processor Line (45W) - 4-<br>Core GT2 | _ | _ | 105 | | | Table 7-1. Processor IA Core (Vcc) Active and Idle Mode DC Voltage and Current Specifications (Sheet 2 of 4) | Symbol | Parameter | Segment | Min | Тур | Max | Unit | Note <sup>1</sup> | |--------------------|-------------------------------------------------------------------|-------------------------------------------------------------|-----|-----|-------------------------------------------------------|--------|-------------------| | | | S-Processor Line (125W,<br>XeonW 125W) -<br>10-Core GT2/GT0 | _ | _ | 245 | | | | | | S-Processor Line (65W)-<br>10-Core GT2/GT0 | _ | _ | 210 | | | | | | S-Processor Line (80W XeonW) -<br>10-Core GT2 | _ | _ | 210 | | | | | | S-Processor Line (35W)<br>10-Core GT2 | _ | _ | 140 | | | | | | S-Processor Line (125W,<br>XeonW 125W) -<br>8-Core GT2/GT0 | _ | _ | 245 | | | | | | S-Processor Line (65W) -<br>8-Core GT2/GT0 | _ | _ | 210 | | | | | | S-Processor Line (80W XeonW) -<br>8-Core GT2 | _ | _ | 210 | | | | Icc <sub>MAX</sub> | Maximum<br>Processor IA Core | S-Processor Line (35W) -<br>8-Core GT2 | _ | _ | 140 | A | 4, 6, 7 | | Processors) | Icc | S-Processor Line (125W,<br>XeonW 125W) -<br>6-Core GT2/GT0 | _ | - | 140 | | , , | | | | S-Processor Line (65W)-<br>6-Core GT2/GT0 | _ | _ | 140 | | | | | | S-Processor Line (80W XeonW) -<br>6-Core GT2 | _ | _ | 140 | | | | | | S-Processor Line (35W) -<br>6-Core GT2 | _ | _ | 104 | = | | | | | S-Processor Line (65W) -<br>4-Core GT2 | _ | _ | 102 | | | | | | S-Processor Line (35W) -<br>4-Core GT2 | _ | _ | 65 | | | | | | S-Processor Line (58W) -<br>2-Core GT2/GT1 | _ | _ | 60 | | | | | | S-Processor Line (35W) -<br>2-Core GT2/GT1 | _ | _ | 55 | | | | Icc <sub>TDC</sub> | Thermal Design<br>Current (TDC) for<br>processor IA Cores<br>Rail | _ | - | - | - | А | 9 | | TOB <sub>VCC</sub> | Voltage Tolerance | PS0, PS1 | _ | _ | ±20 | mV | 3, 6, 8 | | vcc | | PS2, PS3 | _ | _ | ±20 | | -, 3, 0 | | | | | ı | ı | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | <br> - | | | | | PS0 | _ | _ | +30/<br>-10 ±10 ±15 | | | | Ripple | Ripple Tolerance | PS1 | _ | _ | +30/<br>-10 ±15 ±15 | mV | 3, 6, 8 | | | | PS2 | _ | _ | +30/<br>-10 +30/-<br>10 +30/-10 | | | | | | PS3 | _ | _ | +30/<br>-10 +30/-<br>10 +30/-10 | | | Table 7-1. Processor IA Core (Vcc) Active and Idle Mode DC Voltage and Current Specifications (Sheet 3 of 4) | Symbol | Parameter | Segment | Min | Тур | Max | Unit | Note <sup>1</sup> | |--------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------|-----|-----|------------------------------|------|-------------------| | DC_LL<br>(U -<br>Processors) | Loadline slope<br>within the VR<br>regulation loop<br>capability | U <sub>V1/V2</sub> -Processor Line<br>4/6 -Core GT2 | - | _ | 1.8 | mOhm | 10, 13,<br>14 | | DC_LL<br>(U -<br>Processors) | Loadline slope<br>within the VR<br>regulation loop<br>capability | U <sub>V1</sub> -Processor Line<br>2-Core GT2/GT1 | _ | _ | 2.4 | mOhm | 10, 13,<br>14 | | DC_LL<br>(H-<br>Processors) | Loadline slope<br>within the VR<br>regulation loop<br>capability | H-Processor Line - 8/6/4-Core<br>GT2 (45W), Xeon WS 45W 8/6<br>Cores) | _ | - | 1.1 | mOhm | 10, 13,<br>14 | | | | S-Processor Line - 8/10-Core<br>(65W, 80W XeonW, 125W,<br>XeonW 125W) | - | _ | 1.1 | | | | | | S-Processor Line -<br>6/8/10-Core (35W) | - | - | 1.7 | | | | DC_LL<br>(S- | Loadline slope<br>within the VR<br>regulation loop<br>capability | S-Processor Line -<br>10-Core (XeonW 35W) | - | _ | 1.7 | mOhm | 10, 13,<br>14 | | Processors) | | S-Processor Line -<br>6-Core (125W, XeonW 125W) | _ | - | 1.1 | | 14 | | | | S-Processor Line -<br>6-Core (65W,80W XeonW) | _ | _ | 1.7 | | | | | | S-Processor Line -<br>2/4-Core | - | _ | 1.7 | | | | AC_LL (U<br>Processors) | AC Loadline | U <sub>V1/V2</sub> -Processor Line<br>4/6-Core GT2 | _ | _ | Up to 20 MHz: 1.8 | mOhm | 10, 13,<br>14 | | AC_LL (U<br>Processors) | AC Loadline | U <sub>V1</sub> -Processor Line<br>2-Core GT2/GT1 | _ | _ | Up to 20 MHz: 2.4 | mOhm | 10, 13,<br>14 | | AC_LL (S<br>Processors) | AC Loadline | S-Processor Line | _ | _ | Up to 20 MHz: DC LL<br>value | mOhm | 10, 13,<br>14 | | AC_LL<br>(H-<br>Processors) | AC Loadline | H-Processor Line | - | - | Up to 20 MHz: DC LL value | mOhm | 10, 13,<br>14 | | T_OVS_TD<br>P_MAX | Max Overshoot time TDP/virus mode | _ | _ | - | 10/30 | μS | | | V_OVS<br>TDP_MAX/<br>virus_MAX | Max Overshoot at TDP/virus mode | _ | _ | _ | 70/200 | mV | | **Table 7-1.** Processor IA Core (Vcc) Active and Idle Mode DC Voltage and Current Specifications (Sheet 4 of 4) | Symbol | Parameter | Segment | Min | Тур | Max | Unit | Note <sup>1</sup> | |--------|-----------|---------|-----|-----|-----|------|-------------------| | | | | | | | | | #### Notes: - All specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - Each processor is programmed with a maximum valid voltage identification value (VID) that is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. Note that this differs from the VID employed by the processor during a power management event (Adaptive Thermal Monitor, Enhanced Intel® SpeedStep Technology, or low-power states). - Processor IA core VR to be designed to electrically support this current. - Processor IA core VR to be designed to thermally support this current indefinitely. Long term reliability cannot be assured if tolerance, ripple, and core noise parameters are violated. - Long term reliability cannot be assured in conditions above or below Max/Min functional limits. - PSx refers to the voltage regulator power state as set by the SVID protocol. - N/A 8. - LL measured at sense points. - Typ column represents Icc<sub>MAX</sub> for commercial application it is NOT a specification it is a characterization of limited samples using limited set of benchmarks that can be exceeded. - Operating voltage range in steady state. - LL specification values should not be exceeded. If exceeded, power, performance and reliability penalty are expected. - 13. Load Line (AC/DC) should be measured by the VRTT tool and programmed accordingly via the BIOS Load Line override setup options. AC/DC Load Line BIOS programming directly affects operating voltages (AC) and power measurements (DC). A superior board design with a shallower AC Load Line can improve on power, performance, and thermals compared to boards designed for POR impedance. #### 7.2.1.2 **Vcc<sub>GT</sub> DC Specifications** #### **Table 7-2.** Processor Graphics (VCC<sub>GT</sub>) Supply DC Voltage and Current Specifications (Sheet 1 of 3) | Symbol | Parameter | Segment | Minimum | Typical | Maximum | Unit | Note <sup>1</sup> | |-----------------------------------------|----------------------------------------------------------|---------------------------------------------------------|---------|---------|---------|------|-------------------| | Operating voltage | Active voltage<br>Range for<br>Vcc <sub>GT</sub> | H/S/U <sub>V1/V2</sub> -Processor Line | 0 | _ | 1.52 | V | 2, 3,<br>6, 8 | | Icc <sub>MAX_GT</sub><br>(U Processors) | Max. Current<br>for Processor<br>Graphics Rail | U <sub>V1/V2</sub> Processor Line- 4/6-<br>Core GT2 | _ | _ | 31 | А | 6 | | Icc <sub>MAX_GT</sub><br>(U Processors) | Max. Current<br>for Processor<br>Graphics Rail | U <sub>V1</sub> Processor Line -<br>2-Core GT2/GT1 | _ | _ | 31 | А | 6 | | Icc <sub>MAX_GT</sub> | Max. Current<br>for Processor<br>Graphics Rail | H-Processor Line (45W, Xeon<br>WS 45W) -<br>8-Core GT2 | _ | _ | 32 | A | 6 | | (H-<br>Processors) | | H-Processor Line (45W, Xeon<br>WS 45W ) -<br>6-Core GT2 | _ | 1 | 32 | | | | | | H-Processor Line (45W) -<br>4-Core GT2 | _ | - | 32 | | | | Icc <sub>MAX_GT</sub> (S-Processors) | Max. Current<br>for Processor<br>Graphics Rail | S-Processor Line -<br>10/8/6/4/2 -Core GT2/GT1 | _ | _ | 35 | А | 6 | | Icc <sub>TDC_GT</sub> | Thermal Design Current (TDC) for Processor Graphics Rail | _ | _ | ı | - | А | 6 | Table 7-2. Processor Graphics (VCC<sub>GT</sub>) Supply DC Voltage and Current Specifications (Sheet 2 of 3) | Symbol | Parameter | Segment | Minimum | Typical | N | 1aximur | m | Unit | Note <sup>1</sup> | |------------------------------|------------------------------------------------------------------------|-----------------------------------|---------|---------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------|-------------------| | TOB <sub>GT</sub> | Vcc <sub>GT</sub> | PS0, PS1 | _ | _ | | ±20 | | mV | 3, 4 | | TOBGT | Tolerance | PS2, PS3 | _ | _ | | ±20 | | mV | 3, 4 | | | | _ | | | I <sub>L</sub> ≤ 0.5 | 0.5 <i<br>L&lt;<br/>Icc<sub>TD</sub></i<br> | Icc <sub>TD</sub><br><sub>C</sub> <i<sub>L<br/>&lt;<br/>Icc<sub>MA</sub></i<sub> | | | | Ripple | Ripple | PS0 | _ | _ | +30/-<br>10 | ±10 | ±15 | mV | 3, 4 | | | Tolerance | PS1 | - | _ | +30/-<br>10 | ±15 | ±15 | | , | | | | PS2 | _ | _ | +30/-<br>10 | +30/-<br>10 | +30/-<br>10 | | | | | | PS3 | _ | _ | +30/-<br>10 | +30/-<br>10 | +30/-<br>10 | | | | DC_LL<br>(U Processors) | Loadline<br>slope within<br>the VR<br>regulation<br>loop<br>capability | U <sub>V1/V2</sub> Processor Line | _ | _ | 3.1 | | mOhm | 7, 9 | | | AC_LL<br>(U Processors) | AC Loadline | U <sub>V1/V2</sub> Processor Line | - | - | 3.<br>• 30<br>In<br>lir<br>(fi<br>3. | 10 KHz-300 KHz: 3.1 300 KHz-3 MHz: Increasing linearly with log (frequency) from 3.1 to 3.5 3 MHz- 20 MHz: | | mOhm | 7, 9 | | DC_LL<br>(H Processors) | AC Loadline | H-Processor Line | - | _ | | 2.7 | | mOhm | 7, 9 | | DC_LL<br>(S Processors) | AC Loadline | S-Processor Line | _ | _ | | 4.0 | | mOhm | 7, 9 | | AC_LL<br>(S/H<br>Processors) | AC Loadline | S/H-Processor Line | _ | _ | AC LL | same as | DC LL | mOhm | 7, 9 | | T_OVS_MAX | Max<br>Overshoot<br>time | _ | _ | _ | | 10 | | μS | | | V_OVS_MAX | Max<br>Overshoot | _ | _ | | | 70 | | mV | | ## Table 7-2. Processor Graphics (Vcc<sub>GT</sub>) Supply DC Voltage and Current Specifications (Sheet 3 of 3) | Symbol Parai | neter Segment | Minimum | Typical | Maximum | Unit | Note <sup>1</sup> | | |--------------|---------------|---------|---------|---------|------|-------------------|--| |--------------|---------------|---------|---------|---------|------|-------------------|--| #### Notes: - 1. All specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - 2. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. This differs from the VID employed by the processor during a power or thermal management event (Intel Adaptive Thermal Monitor, Enhanced Intel<sup>®</sup> SpeedStep Technology, or low-power states). - 3. The voltage specification requirements are measured across $Vcc_{GT\_SENSE}$ and $Vss_{GT\_SENSE}$ as near as possible to the processor. measurement needs to be performed with a 20 MHz bandwidth limit on the oscilloscope, 1.5 pF maximum probe capacitance, and 1 M $\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope probe.PSx refers to the voltage regulator power state as set by the SVID protocol. - 4. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and cannot be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. This differs from the VID employed by the processor during a power or thermal management event (Intel Adaptive Thermal Monitor, Enhanced Intel® SpeedStep Technology, or low-power states). - 5. N/A - 6. LL measured at sense points. - 7. Operating voltage range in steady state. - 8. N/ - Load Line (AC/DC) should be measured by the VRTT tool and programmed accordingly via the BIOS Load Line override setup options. AC/DC Load Line BIOS programming directly affects operating voltages (AC) and power measurements (DC). A superior board design with a shallower AC Load Line can improve on power, performance, and thermals compared to boards designed for POR impedance. #### **V<sub>DDQ</sub> DC Specifications** 7.2.1.3 ## Table 7-3. Memory Controller (V<sub>DDQ</sub>) Supply DC Voltage and Current Specifications | Symbol | Parameter | Segment | Minimum | Typical | Maximum | Unit | Note <sup>1</sup> | |-------------------------------------|------------------------------------------------|------------------------------|---------|--------------------------------------------------------------------|-------------------|------|-------------------| | V <sub>DDQ (LPDDR3)</sub> | Processor I/O supply voltage for LPDDR3 | All | Typ-5% | 1.20 | Typ+5% | V | 3, 4, 5 | | V <sub>DDQ (DDR4)</sub> | Processor I/O supply voltage for DDR4 | All | Typ-5% | 1.20 | Typ+5% | V | 3, 4, 5 | | TOB <sub>VDDQ</sub> | VDDQ Tolerance | All | VDDQmir | n <ac+dc<< td=""><td>VDDQmax</td><td>V</td><td>3, 4</td></ac+dc<<> | VDDQmax | V | 3, 4 | | ICC <sub>MAX_VDDQ</sub><br>(LPDDR3) | Max Current for V <sub>DDQ</sub> Rail (LPDDR3) | U <sub>v1/v2</sub> | _ | _ | 3 | Α | 2 | | ICC <sub>MAX_VDDQ</sub> (DDR4) | Max Current for V <sub>DDQ</sub> Rail (DDR4) | U <sub>v1/v2</sub><br>H<br>S | _ | _ | 3.2<br>3.7<br>3.7 | А | 2 | #### Notes: - All specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - The current supplied to the DIMM modules is not included in this specification. Includes AC and DC error, where the AC noise is bandwidth limited to under 1 MHz, measured on package pins. No requirement on the breakdown of AC versus DC noise. - The voltage specification requirements are measured as near as possible to the processor. measurement needs to be performed with a 20 MHz bandwidth limit on the oscilloscope, 1.5 pF maximum probe capacitance, and 1 $M\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope probe. #### 7.2.1.4 Vcc<sub>SA</sub> DC Specifications ## System Agent ( $Vcc_{SA}$ ) Supply DC Voltage and Current Specifications (Sheet 1 of 2) **Table 7-4.** | Symbol | Parameter | Segment | Minimum | Typical | Maximum | Unit | Note <sup>1,2</sup> | |---------------------------|------------------------------------------------------------------|------------------------------------------------------------|---------|---------|------------------|------|---------------------| | Vccsa | Voltage for the | U <sub>V1/V2</sub> Processor<br>Line | 0 | _ | 1.52 | V | 3 | | VCCSA | System Agent | H-Processor Line<br>(65W/45W) | 0 | _ | 1.52 | V | 3 | | Vcc <sub>SA</sub> | Voltage for the<br>System Agent | S-Processor Line<br>(fixed voltage) | _ | 1.05 | _ | V | 3 | | TOB <sub>VCCSA</sub> | Vcc <sub>SA</sub><br>Tolerance | U <sub>v1/V2</sub> /H-Processor<br>Line | | | ±20 | mV | 3 | | TOB <sub>VCCSA</sub> | Vcc <sub>SA</sub><br>Tolerance | S-Processor Line | | | ±5(DC+AC+ripple) | % | 3 | | I <sub>CCMAX_</sub> VCCSA | Maximum<br>Current for<br>V <sub>CCSA</sub> Rail | U <sub>V1/V2</sub> -Processor<br>Line -<br>4/6-Core GT2 | _ | _ | 6 | А | 1,2 | | I <sub>CCMAX_</sub> VCCSA | Maximum<br>Current for<br>V <sub>CCSA</sub> Rail | U <sub>V1</sub> -Processor Line<br>-<br>2-Core GT2/GT1 | _ | _ | 6 | А | 1,2 | | I <sub>CCMAX_VCCSA</sub> | Max Current<br>for<br>V <sub>CCSA</sub> Rail | H-Processor Lines | _ | _ | 11.1 | А | 1,2 | | I <sub>CCMAX_VCCSA</sub> | Max Current<br>for<br>V <sub>CCSA</sub> Rail | S-Processor Lines | _ | _ | 11.1 | А | 1,2 | | DC_LL | Loadline slope<br>within the VR<br>regulation<br>loop capability | U <sub>v1/;V2</sub> -Processor<br>Line<br>H-Processor Line | _ | _ | 10.3<br>10.3 | mOhm | 5 | Table 7-4. System Agent (Vcc<sub>SA</sub>) Supply DC Voltage and Current Specifications (Sheet 2 of 2) | Symbol | Parameter | Segment | Minimum | Typical | | Maximun | n | Unit | Note <sup>1,2</sup> | |-----------|------------------------------|---------------------------------------|---------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------|------|---------------------| | AC_LL | AC Loadline | U <sub>v1/v2</sub> -Processor<br>Line | _ | - | <ul> <li>10 KHz-300 KHz: 10.3</li> <li>300 KHz-3 MHz:<br/>Increasing linearly with<br/>log (frequency) from<br/>10.3 to 11.5</li> <li>3 MHz- 20 MHz: 11.5</li> </ul> | | | mOhm | 5 | | AC_LL | AC Loadline | H-Processor Lines | _ | _ | AC L | AC LL Same as DC LL | | | 5 | | | | | _ | | I <sub>L</sub> ≤ 0.5 | 0.5 <i<sub>L&lt;<br/>Icc<sub>TDC</sub></i<sub> | $I_{\text{CCTDC}}^{<}$ $I_{\text{L}}^{<}I_{\text{CC}_{\text{MA}}}$ $\chi$ | | | | | | PS0 | _ | _ | +30/-<br>10 | ±10 | ±15 | | | | Ripple | Ripple<br>Tolerance | PS1 | _ | _ | +30/-<br>10 | ±15 | ±15 | mV | 3, 4 | | | | PS2 | _ | _ | +30/-<br>10 | +30/-<br>10 | +30/-10 | | | | | | PS3 | _ | _ | +30/-<br>10 | +30/-<br>10 | +30/-10 | | | | T_OVS_MAX | Maximum<br>Overshoot<br>time | _ | _ | _ | | 10 | | μS | | | V_OVS_MAX | Maximum<br>Overshoot | _ | _ | _ | 70 | | | mV | | #### Notes: - 1. All specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - 2. Long term reliability cannot be assured in conditions above or below Maximum/Minimum functional limits. - 3. N/A - 4. LL measured at sense points. - 5. N/A - Load Line (AC/DC) should be measured by the VRTT tool and programmed accordingly via the BIOS Load Line override setup options. AC/DC Load Line BIOS programming directly affects operating voltages (AC) and power measurements (DC). A superior board design with a shallower AC Load Line can improve on power, performance, and thermals compared to boards designed for POR impedance. - 7. For Voltage less than 1 V, TOB will be 50 mV. ### **7.2.1.5** Vcc<sub>IO</sub> DC Specifications Table 7-5. Processor I/O ( $Vcc_{IO}$ ) Supply DC Voltage and Current Specifications (Sheet 1 of 2) | Symbol | Parameter | Segment | Minimum | Typical | Maximum | Unit | Note <sup>1,2</sup> | |--------------------------|----------------------------------------------------|-------------------------------------------|---------|-----------------------------|-------------|------|---------------------| | Vcc <sub>IO</sub> | Voltage for the memory controller and shared cache | U <sub>v1/v2</sub> ,H/S Processor<br>Line | _ | 0.95 | _ | V | 3 | | TOB <sub>VCCIO</sub> | Vcc <sub>IO</sub> Tolerance | All | +/-5 | (AC + DC + R<br>Up to 1 MHz | ipple) | % | 3,5 | | Icc <sub>MAX_VCCIO</sub> | Maximum Current for V <sub>CCIO</sub><br>Rail | U <sub>v1/V2</sub><br>H | _<br>_ | _<br>_ | 4.1A<br>6.4 | А | | | Icc <sub>MAX_VCCIO</sub> | Maximum Current for V <sub>CCIO</sub><br>Rail | S | _ | _ | 6.4 | | | | T_OVS_MAX | Maximum Overshoot time | All | _ | _ | 150 | μS | 4 | | V_OVS_MAX | Maximum Overshoot at TDP | All | _ | _ | 30 | mV | 4 | #### **Table 7-5.** Processor I/O (Vcc<sub>IO</sub>) Supply DC Voltage and Current Specifications (Sheet 2 | Symbol | Parameter | Segment | Minimum | Typical | Maximum | Unit | Note <sup>1,2</sup> | |--------|-----------|---------|---------|---------|---------|------|---------------------| | | | | | | | | | #### Notes: - All specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - Long term reliability cannot be assured in conditions above or below Maximum/Minimum functional limits. - .OS occurs during power on only, **not** during normal operation For Voltage less than 1 V, TOB will be $\pm$ 0.50 mV (AC + DC + Ripple) up to 1 MHz. #### 7.2.1.6 Vcc<sub>ST</sub> DC Specifications #### **Table 7-6.** Vcc Sustain (Vcc<sub>ST</sub>) Supply DC Voltage and Current Specifications | Symbol | Parameter | Segment | Minimum | Typical | Maximum | Units | Notes 1,2 | |-----------------------|--------------------------------------|--------------------------------------------------------|---------|-----------------------------|------------|-------|-----------| | Vcc <sub>ST</sub> | Processor Vcc Sustain supply voltage | U <sub>v1/V2</sub> -Processor Line<br>H-Processor Line | _ | 1.05 | _ | V | 3 | | Vcc <sub>ST</sub> | Processor Vcc Sustain supply voltage | S-Processor Lines | _ | CMP-H - 1.05<br>CMP-V - 1.0 | _ | V | 3 | | TOB <sub>ST</sub> | Vcc <sub>ST</sub> Tolerance | All | | AC+DC:± 5 | | % | 3 | | Icc <sub>MAX_ST</sub> | Max Current for Vcc <sub>ST</sub> | U <sub>v1/v2</sub> -Processor Line | _ | _ | 200 | mA | | | Icc <sub>MAX_ST</sub> | Max Current for Vcc <sub>ST</sub> | H-Processor Line<br>S-Processor Lines | _ | | 225<br>225 | | | #### Notes: - All specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - Long term reliability cannot be assured in conditions above or below Maximum/Minimum functional limits. - For Voltage less than 1 V, TOB will be 50 mV. ### Table 7-7. Vcc Sustain Gated (Vcc<sub>STG</sub>) Supply DC Voltage and Current Specifications | Symbol | Parameter | Segment | Minimu<br>m | Typical | Maximu<br>m | Units | Notes 1,2 | |------------------------|--------------------------------------------|----------------------------------------------------------|-------------|-----------------------------|-------------|-------|-----------| | Vcc <sub>STG</sub> | Processor Vcc Sustain gated supply voltage | U <sub>v1/v2</sub> -Processor Line H-Processor Line | _ | 1.05 | _ | V | 3 | | Vcc <sub>STG</sub> | Processor Vcc Sustain gated supply voltage | S-Processor Lines | _ | CMP-H - 1.05<br>CMP-V - 1.0 | _ | V | 3 | | TOB <sub>STG</sub> | Vcc <sub>STG</sub> Tolerance | All | | AC+DC:± 5 | | % | 3 | | Icc <sub>MAX_STG</sub> | Max Current for VCC <sub>STG</sub> | U <sub>v1/v2</sub> -Processor Line<br>S/H-Processor Line | _ | _ | 50<br>200 | mA | | - All specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - Long term reliability cannot be assured in conditions above or below Max/Min functional limits. ## **7.2.1.7** Vcc<sub>PLL</sub> DC Specifications ### Table 7-8. Processor PLL (Vcc<sub>PLL</sub>) Supply DC Voltage and Current Specifications | Symbol | Parameter | Segment | Minimum | Typical | Maximum | Unit | Notes <sup>1,2</sup> | |------------------------|--------------------------------------------|--------------------------------------------------------------------------|---------|--------------------------------|-------------------|------|----------------------| | Vcc <sub>PLL</sub> | PLL supply voltage<br>(DC specification) | U <sub>v1/v2</sub> -Processor<br>Line<br>H-Processor Line | 1 | 1.05 | 1.1 | V | | | Vcc <sub>PLL</sub> | PLL supply voltage<br>(DC specification) | S-Processor Lines | 1 | CMP-H -<br>1.05<br>CMP-V - 1.0 | 1.1 | ٧ | | | TOB <sub>VCCPLL</sub> | Vcc <sub>PLL</sub> Tolerance | All | Vcc | PLLmax >DC >Vcc | PLLmin | V | | | LPF | Noise filtering for Vcc <sub>PLL</sub> | All | | - | | | | | ICC <sub>MAX_VCC</sub> | Max Current for Vcc <sub>PLL</sub><br>Rail | U <sub>v1/v2</sub> -Processor<br>Line H-Processor Line S-Processor Lines | - | - | 140<br>225<br>225 | mA | | #### Notes: ## **7.2.2 Processor Interfaces DC Specifications** ### 7.2.2.1 LPDDR3 DC Specifications | Symbol | Parameter | U <sub>v1</sub> | -Processor | Line | Unit | Note | |-----------------------------------------|------------------------------------------------------------------------------|-----------------------|----------------------|-----------------------|------|------------| | Symbol | Parameter | Minimum | Typical | Maximum | Unit | Note | | V <sub>IL</sub> | Input Low Voltage | _ | _ | 0.43*V <sub>DDQ</sub> | V | 2, 4, 8, 9 | | V <sub>IH</sub> | Input High Voltage | 0.57*V <sub>DDQ</sub> | _ | _ | V | 3, 4, 8, 9 | | R <sub>ON_UP/DN(DQ)</sub> | LPDDR3 Data Buffer pull-up/ down<br>Resistance | | Trainable | | Ohm | 11 | | R <sub>ODT(DQ)</sub> | LPDDR3 On-die termination equivalent resistance for data signals | | Trainable | | Ohm | 11 | | V <sub>ODT(DC)</sub> | LPDDR3 On-die termination DC working point (driver set to receive mode) | 0.45*V <sub>DDQ</sub> | 0.5*V <sub>DDQ</sub> | 0.55*V <sub>DDQ</sub> | V | 9 | | R <sub>ON_UP/DN(CK)</sub> | LPDDR3 Clock Buffer pull-up/ down<br>Resistance | 0.8*Тур | 40 | 1.2*Typ | Ohm | 5, 11 | | R <sub>ON_UP/DN(CMD)</sub> | LPDDR3 Command Buffer pull-up/ down Resistance | 0.8*Тур | 40 | 1.2*Typ | Ohm | 11 | | R <sub>ON_UP/DN(CTL)</sub> | LPDDR3 Control Buffer pull-up/ down<br>Resistance | 0.8*Тур | 23 | 1.2*typ | Ohm | 5, 11 | | R <sub>ON_UP/DN</sub><br>(DDR_VTT_CNTL) | System Memory Power Gate Control Buffer<br>Pull-Up Resistance | 40 | _ | 140 | Ohm | - | | I <sub>LI</sub> | Input Leakage Current (DQ, CK) 0V 0.2* V <sub>DDQ</sub> 0.8*V <sub>DDQ</sub> | _ | _ | 0.75 | mA | - | <sup>1.</sup> All specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. <sup>2.</sup> Long term reliability cannot be assured in conditions above or below Max/Min functional limits. | Symbol | Parameter | U <sub>v1</sub> | -Processor | Line | Unit | Note | |---------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------|---------------------|-----------|-------|-----------------| | Symbol | Parameter | Minimum | Typical | Maximum | Oilit | Note | | I <sub>LI</sub> | Input Leakage Current (CMD,CTL) 0V 0.2*V <sub>DDQ</sub> 0.8*V <sub>DDQ</sub> | _ | - | 0.9 | mA | - | | DDR0_VREF_DQ[1:0] DDR0_VREF_DQ DDR1_VREF_DQ DDR_VREF_CA | VREF output voltage | Trainable | V <sub>DDQ</sub> /2 | Trainable | V | 12,13,14<br>,15 | | DDR_RCOMP[0] | ODT resistance compensation | RCOMP values are memory topology dependent. | | Ohm | 6 | | | DDR_RCOMP[1] | Data resistance compensation | | | Ohm | 6 | | | DDR_RCOMP[2] | Command resistance compensation | | | Ohm | 6 | | #### Notes: - All specifications in this table apply to all processor frequencies. $V_{IL}$ is defined as the maximum voltage level at a receiving agent that will be interpreted as a logical low value. $V_{IH}$ is defined as the minimum voltage level at a receiving agent that will be interpreted as a logical high value. $V_{IH}$ and $V_{IL}$ may experience excursions above $V_{DDQ}$ . However, input signal drivers should comply with the signal quality specifications. - This is the pull up/down driver resistance after compensation. Note that BIOS power training may change these values significantly based on margin/power trade-off. - DDR\_RCOMP resistance should be provided on the system board with $\pm 1\%$ resistor (except for S-Processor Line, resistors installed on package)s. DDR\_RCOMP resistors are to $V_{SS}$ . DDR\_VREF is defined as $V_{DDQ}/2$ for LPDDR3R<sub>ON</sub> tolerance is preliminary and might be subject to change. The value will be set during the MRC boot training within the specified range. - Processor may be damaged if V<sub>IH</sub> exceeds the maximum voltage for extended periods. Final value determined by BIOS power training, values might vary between bytes and/or units. - 11. VREF values determined by BIOS training, values might vary between units. - 12. DDR0\_VREF\_DQ[1:0] / DDR0\_VREF\_DQ connected to Channel 0 VREF\_DQ. - 13. DDR0\_VREF\_DQ[1:0] is available in U processor line, DDR0\_VREF\_DQ is available in H/S processor line. - 14. DDR1\_VREF\_DQ connected to Channel 1 VREF\_DQ.15. DDR\_VREF\_CA connected to both Channel 0 and 1 VREF\_CA. #### 7.2.2.2 **DDR4 DC Specifications** | Symbol | Parameter | U/S/ | U/S/H-Processor Line | | | Notes <sup>1</sup> | |--------------------------------------|-----------------------------------------------------------------------|-----------------------------|----------------------|--------------------------|-------|--------------------| | Symbol | Parameter | Minimum | Typical | Maximum | Units | Notes | | V <sub>IL</sub> | Input Low Voltage | _ | _ | VREF(INT) -<br>0.07*VDDQ | V | 2, 4 | | V <sub>IH</sub> | Input High Voltage | VREF(INT)<br>+<br>0.07*VDDQ | _ | _ | V | 3, 4 | | R <sub>ON_UP/DN(DQ)</sub> | DDR4 Data Buffer pull-up/ down Resistance | | Trainable | | Ohm | | | R <sub>ODT(DQ)</sub> | DDR4 On-die termination equivalent resistance for data signals | Trainable | | Ohm | | | | V <sub>ODT(DC)</sub> | DDR4 On-die termination DC working point (driver set to receive mode) | 0.45*V <sub>DDQ</sub> | 0.5*V <sub>DDQ</sub> | 0.55*V <sub>DDQ</sub> | V | | | R <sub>ON_UP/DN(CK)</sub> | DDR4 Clock Buffer pull-up/ down Resistance | 0.8*Typ | 26 | 1.2*Typ | Ohm | 5 | | R <sub>ON_UP/DN(CMD)</sub> | DDR4 Command Buffer pull-up/ down<br>Resistance | 0.8*Typ | 20 | 1.2*Typ | Ohm | | | R <sub>ON_UP/DN(CTL)</sub> | DDR4 Control Buffer pull-up/ down<br>Resistance | 0.8*Typ | 20 | 1.2*Typ | Ohm | 5 | | R <sub>ON_UP/DN</sub> (DDR_VTT_CNTL) | System Memory Power Gate Control Buffer Pull-Up/ down Resistance | 40 | _ | 140 | Ohm | - | | Symbol | Parameter | U/S/H-Processor Line | | | Units | Notes <sup>1</sup> | |---------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------|---------------------|------------------------------|--------|--------------------| | Symbol | | Minimum | Typical | Maximum | Offics | Notes | | I <sub>LI</sub> | Input Leakage Current (DQ, CK) 0 V 0.2*V <sub>DDQ</sub> 0.8*V <sub>DDQ</sub> | _ | _ | 1 | mA | - | | DDR0_VREF_DQ<br>DDR1_VREF_DQ<br>DDR_VREF_CA | VREF output voltage | V <sub>DDQ</sub> /2-<br>0.06 | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /<br>2+0.06 | V | | | DDR_RCOMP[0] ODT resistance compensation | | | · | | | | | DDR_RCOMP[1] | Data resistance compensation | RCOMP values are memory topology dependent. | | ory topology | Ohm | | | DDR_RCOMP[2] | Command resistance compensation | | | | Ohm | | #### Notes: - All specifications in this table apply to all processor frequencies. - $V_{IL}$ is defined as the maximum voltage level at a receiving agent that will be interpreted as a logical low value. - $V_{1H}^{-}$ is defined as the minimum voltage level at a receiving agent that will be interpreted as a logical high value. - $V_{IH}^{\circ}$ and $V_{IL}$ may experience excursions above $V_{DDQ}$ . However, input signal drivers should comply with the signal quality specifications. - DDR\_RCOMP resistance should be provided on the system board with $\pm 1\%$ resistors (except for S-Processor Line, resistors installed on package)DDR\_RCOMP resistors are to $V_{SS}$ .DDR\_RCOMP resistors are installed on the package. #### **PCI Express\* Graphics (PEG) DC Specifications** 7.2.2.3 | Symbol | Parameter | Minimum | Typical | Maximum | Units | Notes <sup>1</sup> | |-------------------------|------------------------------|---------|---------|---------|-------|--------------------| | Z <sub>TX-DIFF-DC</sub> | DC Differential Tx Impedance | 80 | 100 | 120 | Ohm | 1, 5 | | Z <sub>RX-DC</sub> | DC Common Mode Rx Impedance | 40 | 50 | 60 | Ohm | 1, 4 | | Z <sub>RX-DIFF-DC</sub> | DC Differential Rx Impedance | 80 | _ | 120 | Ohm | 1 | | PEG_RCOMP | resistance compensation | 24.75 | 25 | 25.25 | Ohm | 2, 3 | #### Notes: - Refer to the PCI Express Base Specification for more details. - Low impedance defined during signaling. Parameter is captured for 5.0 GHz by RLTX-DIFF. PEG\_RCOMP resistance should be provided on the system board with 1% resistors. COMP resistors are to $V_{CCIO}$ . PEG\_RCOMP Intel allows using 24.9 $\Omega$ 1% resistors. DC impedance limits are needed to ensure Receiver detect. - The Rx DC Common Mode Impedance should be present when the Receiver terminations are first enabled to ensure that the Receiver Detect occurs properly. Compensation of this impedance can start immediately and the 15 Rx Common Mode Impedance (constrained by RLRX-CM to 50 $\Omega$ ±20%) should be within the specified range by the time Detect is entered. #### 7.2.2.4 **Digital Display Interface (DDI) DC Specifications** | Symbol | Parameter | Minimum | Typical | Maximum | Units | Notes <sup>1</sup> | |-----------------|-------------------------------------------------------------------------------------------------------|------------------------|---------|------------------------|-------|--------------------| | V <sub>OL</sub> | DDIB_TXC[3:0] Output Low Voltage DDIC_TXC[3:0] Output Low Voltage DDID_TXC[3:0] Output Low Voltage | _ | - | 0.25*V <sub>CCIO</sub> | V | 1,2 | | V <sub>OH</sub> | DDIB_TXC[3:0] Output High Voltage DDIC_TXC[3:0] Output High Voltage DDID_TXC[3:0] Output High Voltage | 0.75*V <sub>CCIO</sub> | _ | _ | V | 1,2 | | ZTX-DIFF-DC | DC Differential Tx Impedance | 80 | 100 | 120 | Ohm | | #### Notes: - Vcc<sub>IO</sub> depends on segment. - V<sub>OL</sub> and V<sub>OH</sub> levels depends on the level chosen by the Platform. #### embedded DisplayPort\* (eDP\*) DC Specification 7.2.2.5 | Symbol | Parameter | Minimum | Typical | Maximum | Units | |-------------------|-----------------------------------|-----------------------|---------|-----------------------|-------| | V <sub>OL</sub> | eDP_DISP_UTIL Output Low Voltage | _ | _ | 0.1*V <sub>CCIO</sub> | V | | V <sub>OH</sub> | eDP_DISP_UTIL Output High Voltage | 0.9*Vcc <sub>IO</sub> | _ | _ | V | | R <sub>UP</sub> | eDP_DISP_UTIL Internal pull-up | 100 | _ | _ | Ω | | R <sub>DOWN</sub> | eDP_DISP_UTIL Internal pull-down | 100 | _ | _ | Ω | | eDP_RCOMP | eDP resistance compensation | 24.75 | 25 | 25.25 | Ω | | ZTX-DIFF-DC | DC Differential Tx Impedance | 80 | 100 | 120 | Ω | #### Notes: - COMP resistance is to VCOMP\_OUT. - eDP\_RCOMP resistor should be provided on the system board. #### 7.2.2.6 **CMOS DC Specifications** | Symbol | Parameter | Minimum | Maximum | Units | Notes <sup>1</sup> | |-----------------|-----------------------|-----------|-----------|-------|--------------------| | V <sub>IL</sub> | Input Low Voltage | _ | Vcc * 0.3 | V | 2, 5 | | V <sub>IH</sub> | Input High Voltage | Vcc * 0.7 | _ | V | 2, 4, 5 | | V <sub>OL</sub> | Output Low Voltage | _ | Vcc * 0.1 | V | 2 | | V <sub>OH</sub> | Output High Voltage | Vcc * 0.9 | _ | V | 2, 4 | | R <sub>ON</sub> | Buffer on Resistance | 23 | 73 | Ohm | - | | I <sub>LI</sub> | Input Leakage Current | _ | ±150 | μА | 3 | #### Notes: - All specifications in this table apply to all processor frequencies. - 3. 4. - The Vcc referred to in these specifications refers to instantaneous Vcc levels. For VIN between "0" V and Vcc Measured when the driver is tri-stated. V<sub>IH</sub> and V<sub>OH</sub> may experience excursions above Vcc. However, input signal drivers should comply with the signal quality specifications. #### 7.2.2.7 **GTL and Open Drain DC Specifications** | Symbol | Parameter | Minimum | Maximum | Units | Notes <sup>1</sup> | |-------------------------|-------------------------------------------------------|------------|-----------|-------|--------------------| | V <sub>IL</sub> | Input Low Voltage (TAP, except PROC_TCK, PROC_TRST#) | _ | Vcc * 0.6 | V | 2, 5, 6 | | V <sub>IH</sub> | Input High Voltage (TAP, except PROC_TCK, PROC_TRST#) | Vcc * 0.72 | _ | V | 2, 4, 5, 6 | | V <sub>IL</sub> | Input Low Voltage (PROC_TCK,PROC_TRST#) | _ | Vcc * 0.3 | V | 2, 5, 6 | | V <sub>IH</sub> | Input High Voltage (PROC_TCK,PROC_TRST#) | Vcc * 0.3 | _ | V | 2, 4, 5, 6 | | V <sub>HYSTERESIS</sub> | Hysteresis Voltage | Vcc * 0.2 | _ | V | - | | R <sub>ON</sub> | Buffer on Resistance (TDO) | 7 | 17 | Ohm | - | | V <sub>IL</sub> | Input Low Voltage (other GTL) | _ | Vcc * 0.6 | V | 2, 5, 6 | | V <sub>IH</sub> | Input High Voltage (other GTL) | Vcc * 0.72 | _ | V | 2, 4, 5, 6 | | R <sub>ON</sub> | Buffer on Resistance (CFG/BPM) | 16 | 24 | Ohm | - | | R <sub>ON</sub> | Buffer on Resistance (other GTL) | 12 | 28 | Ohm | - | | I <sub>LI</sub> | Input Leakage Current | _ | ±150 | μΑ | 3 | #### Notes: - All specifications in this table apply to all processor frequencies. The $Vcc_{ST}$ referred to in these specifications refers to instantaneous $Vcc_{ST/IO}$ . - For $V_{\text{IN}}$ between 0 V and $Vcc_{\text{ST}}$ . Measured when the driver is tri-stated. - V<sub>IH</sub> and V<sub>OH</sub> may experience excursions above Vcc<sub>ST</sub>. However, input signal drivers should comply with the signal quality specifications. - Those $V_{\rm IL}/V_{\rm IH}$ values are based on ODT disabled (ODT Pull-up not exist). #### 7.2.2.8 **PECI DC Characteristics** The PECI interface operates at a nominal voltage set by $Vcc_{ST}$ . The set of DC electrical specifications shown in the following table is used with devices normally operating from a Vcc<sub>ST</sub> interface supply. Vcc<sub>ST</sub> nominal levels will vary between processor families. All PECI devices will operate at the Vcc<sub>ST</sub> level determined by the processor installed in the system. **Table 7-9.** PECI DC Electrical Limits (Sheet 1 of 2) | Symbol | <b>Definition and Conditions</b> | Minimum | Maximum | Units | Notes <sup>1</sup> | |-------------------------|----------------------------------------------|--------------------------|--------------------------|-------|--------------------| | R <sub>up</sub> | Internal pull up resistance | 15 | 45 | Ohm | 3 | | $V_{IN}$ | Input Voltage Range | -0.15 | Vcc <sub>ST</sub> + 0.15 | V | - | | V <sub>Hysteresis</sub> | Hysteresis | 0.15 * Vcc <sub>ST</sub> | _ | V | - | | V <sub>IL</sub> | Input Voltage Low- Edge<br>Threshold Voltage | _ | 0.3 * Vcc <sub>ST</sub> | V | - | | V <sub>IH</sub> | Input Voltage High-Edge<br>Threshold Voltage | 0.7 * Vcc <sub>ST</sub> | _ | V | - | | C <sub>bus</sub> | Bus Capacitance per Node | N/A | 10 | pF | - | | C <sub>pad</sub> | Pad Capacitance | 0.7 | 1.8 | pF | - | | Ileak000 | leakage current @ 0V | _ | 0.6 | mA | - | | Ileak025 | leakage current @ 0.25* Vcc <sub>ST</sub> | _ | 0.4 | mA | - | | Ileak050 | leakage current @ 0.50* Vcc <sub>ST</sub> | _ | 0.2 | mA | - | | Ileak075 | leakage current @ 0.75* Vcc <sub>ST</sub> | _ | 0.13 | mA | - | #### **Table 7-9. PECI DC Electrical Limits (Sheet 2 of 2)** | Symbol | Definition and Conditions | Minimum | Maximum | Units | Notes <sup>1</sup> | |----------|-------------------------------------|---------|---------|-------|--------------------| | Ileak100 | leakage current @ Vcc <sub>ST</sub> | _ | 0.10 | mA | - | #### Notes: - $Vcc_{ST}$ supplies the PECI interface. PECI behavior does not affect $Vcc_{ST}$ min/max specifications. The leakage specification applies to powered devices on the PECI bus. The PECI buffer internal pull up resistance measured at 0.75\* $Vcc_{ST}$ . #### **Input Device Hysteresis** The input buffers in both client and host models should use a Schmitt-triggered input design for improved noise immunity. Use the following figure as a guide for input buffer design. #### Figure 7-1. Input Device Hysteresis §§ ## 8 Package Mechanical Specifications ## 8.1 Package Mechanical Attributes The U-v1 and H-Processor Line use a Flip Chip technology available in a Ball Grid Array (BGA) package. ## 8.2 Package Loading Specifications | Maximum Static Normal Load | Limit | Minimum PCB Thickness Assumptions | Notes | |----------------------------|----------------|-----------------------------------|------------| | U-v1 Processor Line | 67 N (15 lbf) | 0.8 mm | 1, 2, 3 | | H-Processor Line | 67 N (15 lbf) | 1.0 mm | 1, 2, 3 | | II-FIOCESSOI LINE | 111 N (25 lbf) | 1.0 mm | 1, 2, 3, 4 | #### Notes: - The thermal solution attach mechanism should not induce continuous stress to the package. It may only apply a uniform load to the die to maintain a thermal interface. - 2. This specification applies to the uniform compressive load in the direction perpendicular to the dies' top surface. Load should be centered on processor die center. - 3. This specification is based on limited testing for design characterization. - 4. This load limit assumes the use of a backing plate. ## 8.3 Package Storage Specifications | Parameter | Description | Minimum | Maximum | Notes | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------|---------|--| | T <sub>ABS</sub> OLUTE STORAGE | The non-operating device storage temperature. Damage (latent or otherwise) may occur when subjected to this temperature for any length of time in Intel Original sealed moisture barrier bag and / or box. | -25 °C | 125 °C | 1, 2, 3 | | | T <sub>SUSTAINED</sub> STORAGE | The ambient storage temperature limit (in shipping media) for the sustained period of time as specified below in Intel Original sealed moisture barrier bag and / or box. | -5 °C | 40 °C | 1, 2, 3 | | | RH <sub>SUSTAINED</sub> STORAGE | The maximum device storage relative humidity for the sustained period of time as specified below in Intel Original sealed moisture barrier bag and / or box. | 60% @ 24 °C | | 1, 2, 3 | | | TIME <sub>SUSTAINED</sub> STORAGE | Maximum time: associated with customer shelf life in Intel Original sealed moisture barrier bag and / or box. | NA | Moisture Sensitive Devices: 60 months from bag seal date; Non- moisture sensitive devices: 60 months from lot date | 1, 2, 3 | | | Processors in a non-operational state may be installed in a platform, in a tray, boxed, or loose and may be sealed in airtight package or exposed to free air. Under these conditions, processor landings should not be connected to any supply voltages, have any I/Os biased, or receive any clocks. Upon exposure to "free air" (that is, unsealed packaging or a device removed from packaging material), the processor should be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material. Boxed Land Grid Array packaged (LGA) processors are MSL 1 ('unlimited' or unaffected) as they are not heated in order to be inserted in the socket. | | | | | | | | Parameter | Description | Minimum | Maximum | Notes | | | | | |---|----------------------------------------------------------------------------------------------------------------------------|-------------|---------|---------|-------|--|--|--|--| | 7 | Notes: | | | | | | | | | | : | 1. TABSOLUTE STORAGE applies to the un-assembled component only and does not apply to the shipping media, moisture barrier | | | | | | | | | - Post board attach storage temperature limits are not specified for non-Intel branded boards. Consult the board manufacturer for storage specifications. §§